| { |
| "version": 2, |
| "generated_at": "2026-04-02T08:15:59.037115+00:00", |
| "entries": { |
| "0thbit_CRC_parallel/crc__CRC/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Weiyet_RTLStructLib/doubly_linked_list__doubly_linked_list/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Weiyet_RTLStructLib/dual_edge_ff__dual_edge_ff/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "Weiyet_RTLStructLib/fifo__fifo/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "Weiyet_RTLStructLib/hash_table__hash_table/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "Weiyet_RTLStructLib/lifo__lifo/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Weiyet_RTLStructLib/list__adder/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Weiyet_RTLStructLib/list__adder/missing_else_latch": { |
| "status": "sim_ok" |
| }, |
| "Weiyet_RTLStructLib/list__list/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "Weiyet_RTLStructLib/list__sorter/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "Weiyet_RTLStructLib/singly_linked_list__singly_linked_list/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "Weiyet_RTLStructLib/systolic_array_top__pe/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "Weiyet_RTLStructLib/systolic_array_top__systolic_array_top/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "Weiyet_RTLStructLib/table_top__table/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/ak4619__ak4619/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/ak4619__ak4619/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "apfaudio_eurorack-pmod/ak4619__ak4619/signal_typo": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/ak4619__ak4619/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/cal__cal/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/cal__cal/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "apfaudio_eurorack-pmod/cal__cal/signal_typo": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/cal__cal/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "apfaudio_eurorack-pmod/top__debug_uart/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__debug_uart/missing_reset": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__debug_uart/signal_typo": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__debug_uart/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__debug_uart/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__eurorack_pmod/signal_typo": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__eurorack_pmod/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__eurorack_pmod/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__pmod_i2c_master/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__pmod_i2c_master/missing_reset": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__pmod_i2c_master/signal_typo": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__pmod_i2c_master/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__pmod_i2c_master/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__sysmgr/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__sysmgr/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__top/missing_reset": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__top/signal_typo": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__top/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__top/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/transpose__delayline/signal_typo": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/transpose__delayline/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/transpose__transpose/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/transpose__transpose/signal_typo": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/transpose__transpose/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/transpose__transpose/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "apfaudio_eurorack-pmod/vca__vca/signal_typo": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/vca__vca/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "chili-chips-ba_wireguard-fpga/led_test__led_test/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "chili-chips-ba_wireguard-fpga/led_test__led_test/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "chili-chips-ba_wireguard-fpga/led_test__led_test/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "chili-chips-ba_wireguard-fpga/led_test__led_test/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "chili-chips-ba_wireguard-fpga/led_test__led_test/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "chili-chips-ba_wireguard-fpga/led_test__led_test/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__mac/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__mac/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__mac/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__mac/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__rx_mac/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__rx_mac/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__rx_mac/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__rx_mac/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__rx_mac/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__rx_mac/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__tx_mac/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__tx_mac/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__tx_mac/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__tx_mac/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__tx_mac/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__tx_mac/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__decoder/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__decoder/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__decoder/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__decoder/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__encoder/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__encoder/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__encoder/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__encoder/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__gearbox_seq/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__gearbox_seq/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__gearbox_seq/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__lock_state/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__lock_state/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__lock_state/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__lock_state/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__lock_state/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__mac_pcs/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__mac_pcs/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__pcs/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__pcs/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__pcs/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__pcs/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__scrambler/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__scrambler/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__scrambler/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__rx_gearbox/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__rx_gearbox/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__rx_gearbox/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__rx_gearbox/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__rx_gearbox/signal_typo": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__tx_gearbox/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__tx_gearbox/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__tx_gearbox/missing_reset": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__tx_gearbox/signal_typo": { |
| "status": "compile_error" |
| }, |
| "chili-chips-ba_wireguard-fpga/sdr__sdr.ORIG/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "chili-chips-ba_wireguard-fpga/sdr__sdr.ORIG/signal_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "chili-chips-ba_wireguard-fpga/sdr__sdr.ORIG/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "zhangxin6_iverilog_testbench/display_pal__display_pal/case_swap": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/display_pal__display_pal/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/display_pal__display_pal/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/display_pal__display_pal/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/display_pal__display_pal/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/display_pal__display_pal/off_by_one_counter": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/display_pal__display_pal/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/display_pal__display_pal/signal_typo": { |
| "status": "compile_error" |
| }, |
| "zhangxin6_iverilog_testbench/display_pal__display_pal/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/concat_swap": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/off_by_one_counter": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/signal_typo": { |
| "status": "compile_error" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/state_transition": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "zhangxin6_iverilog_testbench/hdlcrev__hdlcrev/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "aditeyabaral_DDCO-Lab-UE18CS207/alu__lib/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "aditeyabaral_DDCO-Lab-UE18CS207/fa4__lib/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "aditeyabaral_DDCO-Lab-UE18CS207/mproc_mem__lib/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "aditeyabaral_DDCO-Lab-UE18CS207/mproc_mem__lib/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "aditeyabaral_DDCO-Lab-UE18CS207/mproc_mem__mproc_mem/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "aditeyabaral_DDCO-Lab-UE18CS207/pc__lib/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "aditeyabaral_DDCO-Lab-UE18CS207/pc__lib/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "aditeyabaral_DDCO-Lab-UE18CS207/reg_alu__lib/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "aditeyabaral_DDCO-Lab-UE18CS207/reg_alu__lib/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "shahsaumya00_Floating-Point-Adder/adder__adder_pipeline/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "shahsaumya00_Floating-Point-Adder/adder__adder_pipeline/concat_swap": { |
| "status": "sim_ok" |
| }, |
| "shahsaumya00_Floating-Point-Adder/adder__adder_pipeline/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "shahsaumya00_Floating-Point-Adder/adder__adder_pipeline/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "shahsaumya00_Floating-Point-Adder/adder__adder_pipeline/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "shahsaumya00_Floating-Point-Adder/adder__adder_pipeline/signal_typo": { |
| "status": "compile_error" |
| }, |
| "shahsaumya00_Floating-Point-Adder/adder__adder_pipeline/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__accelerator/signal_typo": { |
| "status": "compile_error" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__accelerator/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__comparator2/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__comparator2/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__comparator2/missing_else_latch": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__comparator2/signal_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__comparator2/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__control_logic2/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__control_logic2/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__control_logic2/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__control_logic2/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__convolver/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__convolver/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__convolver/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__convolver/missing_reset": { |
| "status": "timeout" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__convolver/signal_typo": { |
| "status": "compile_error" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__convolver/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__convolver/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__mac_manual/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__mac_manual/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__mac_manual/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__mac_manual/signal_typo": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__mac_manual/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__mac_manual/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__max_reg/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__max_reg/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__max_reg/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__max_reg/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__pooler/signal_typo": { |
| "status": "compile_error" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__pooler/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__qmult/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__qmult/signal_typo": { |
| "status": "compile_error" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__tanh_lut/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__tanh_lut/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__tanh_lut/signal_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__tanh_lut/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__variable_shift_reg/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__variable_shift_reg/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__variable_shift_reg/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "thedatabusdotio_fpga-ml-accelerator/acclerator__variable_shift_reg/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Master/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Master/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Master/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Master/missing_else_latch": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Master/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Master/state_transition": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Slave/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Slave/case_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Slave/concat_swap": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Slave/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Slave/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Slave/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Slave/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Slave/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Slave/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Wrapper/signal_typo": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Wrapper/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__RAM/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__RAM/case_swap": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__RAM/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__RAM/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__RAM/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__RAM/signal_typo": { |
| "status": "compile_error" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__RAM/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/missing_else_latch": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/signal_typo": { |
| "status": "compile_error" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/state_transition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_SLAVE/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_Wrapper/signal_typo": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_Wrapper/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "OrsuVenkataKrishnaiah1235_RTL-Coding/Graytobinary__Graytobinary/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "OrsuVenkataKrishnaiah1235_RTL-Coding/srff__srff/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "OrsuVenkataKrishnaiah1235_RTL-Coding/srff__srff/case_swap": { |
| "status": "sim_ok" |
| }, |
| "OrsuVenkataKrishnaiah1235_RTL-Coding/srff__srff/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "OrsuVenkataKrishnaiah1235_RTL-Coding/srff__srff/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "apfaudio_eurorack-pmod/ak4619__ak4619/concat_swap": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/ak4619__ak4619/missing_enable": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/ak4619__ak4619/off_by_one_counter": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/cal__cal/missing_enable": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/cal__cal/state_transition": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__debug_uart/missing_enable": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__pmod_i2c_master/missing_enable": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/top__pmod_i2c_master/state_transition": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/transpose__delayline/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "apfaudio_eurorack-pmod/transpose__transpose/missing_enable": { |
| "status": "compile_error" |
| }, |
| "apfaudio_eurorack-pmod/transpose__transpose/off_by_one_counter": { |
| "status": "compile_error" |
| }, |
| "defano_digital-design/breathingled__breathing-led/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/breathingled__breathing-led/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/breathingled__breathing-led/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/breathingled__breathing-led/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/breathingled__breathing-led/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/breathingled__breathing-led/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/knightrider__knight-rider/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/knightrider__knight-rider/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/knightrider__knight-rider/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/knightrider__knight-rider/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/knightrider__knight-rider/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/knightrider__knight-rider/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__debouncer/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__debouncer/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__debouncer/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__debouncer/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/konamiacceptor__debouncer/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__debouncer/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__displaydriver/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__displaydriver/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__displaydriver/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__displaydriver/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__displaydriver/width_bit_cutoff": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__displaydriver/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__konamiacceptor/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__konamiacceptor/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__konamiacceptor/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__konamiacceptor/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__konamiacceptor/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/konamiacceptor__konamiacceptor/state_transition": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__konamiacceptor/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__konamiacceptor/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/konamiacceptor__konamicoder/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/konamiacceptor__konamicoder/width_bit_cutoff": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__bcdcoder/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__bcdcoder/width_bit_cutoff": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/sevensegment__displaydriver/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__displaydriver/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__displaydriver/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__displaydriver/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__displaydriver/width_bit_cutoff": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__displaydriver/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__sevensegment/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__sevensegment/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/sevensegment__sevensegment/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/sevensegment__sevensegment/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__sevensegment/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__sevensegment/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__sevensegment/width_bit_cutoff": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/sevensegment__sevensegment/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/uart__loopback/unconnected_port": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__rx/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__rx/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__rx/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__rx/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__rx/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__rx/state_transition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__rx/width_bit_cutoff": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__rx/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__tx/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__tx/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__tx/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__tx/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__tx/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__tx/state_transition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__tx/width_bit_cutoff": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__tx/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "defano_digital-design/uart__uart/blocking_nonblocking": { |
| "status": "llm_failed" |
| }, |
| "defano_digital-design/uart__uart/inverted_condition": { |
| "status": "timeout" |
| }, |
| "defano_digital-design/uart__uart/missing_reset": { |
| "status": "timeout" |
| }, |
| "defano_digital-design/uart__uart/operator_typo": { |
| "status": "llm_failed" |
| }, |
| "defano_digital-design/uart__uart/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "defano_digital-design/uart__uart/wrong_bitwidth": { |
| "status": "llm_failed" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex/case_swap": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex/concat_swap": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex/operator_typo": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex/signal_typo": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex/width_bit_cutoff": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex_mem/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex_mem/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__ex_mem/missing_reset": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__id/case_swap": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__id/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__id/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__id/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__id/operator_typo": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__id/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__id_ex/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__id_ex/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__id_ex/missing_reset": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__if_id/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__if_id/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__if_id/missing_reset": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__inst_rom/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__inst_rom/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__inst_rom/missing_enable": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__inst_rom/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__mem/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__mem/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__mem_wb/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__mem_wb/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__mem_wb/missing_reset": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__mini_sopc/signal_typo": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__mini_sopc/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__open_mips_top/signal_typo": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__open_mips_top/unconnected_port": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__pc_reg/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__pc_reg/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__pc_reg/missing_enable": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__pc_reg/missing_reset": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__pc_reg/operator_typo": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__regfile/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__regfile/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__regfile/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__regfile/missing_enable": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__regfile/operator_typo": { |
| "status": "compile_error" |
| }, |
| "lucky-wfw_IC_System_Design/mini_sopc__regfile/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__d_ledbar/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__d_ledbar/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__d_ledbar/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__d_ledbar/missing_else_latch": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__d_ledbar/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__d_ledbar/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__d_ledbar/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__mcu/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__mcu/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__mcu/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__mcu/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__mcu/signal_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__mcu/unconnected_port": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__mcu/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram/signal_typo": { |
| "status": "compile_error" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram/unconnected_port": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram_byte/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram_byte/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram_byte/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram_byte/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i/signal_typo": { |
| "status": "compile_error" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i/unconnected_port": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_alu/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_alu/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_alu/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_aludec/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_aludec/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_imm/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_imm/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_indec/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_indec/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_indec/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_indec/signal_typo": { |
| "status": "compile_error" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_indec/unconnected_port": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_lsu/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_lsu/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_lsu/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_lsu/signal_typo": { |
| "status": "compile_error" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_lsu/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_regbank/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_regbank/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_regbank/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_regbank/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_regbank/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_regfile/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_regfile/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_regfile/signal_typo": { |
| "status": "compile_error" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__rv32i_regfile/unconnected_port": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__sc_bus/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__sc_bus/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fifo__router_fifo/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fifo__router_fifo/concat_swap": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fifo__router_fifo/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fifo__router_fifo/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fifo__router_fifo/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fifo__router_fifo/missing_reset": { |
| "status": "timeout" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fifo__router_fifo/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fifo__router_fifo/signal_typo": { |
| "status": "compile_error" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fifo__router_fifo/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fsm__router_fsm/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fsm__router_fsm/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fsm__router_fsm/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fsm__router_fsm/missing_else_latch": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fsm__router_fsm/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fsm__router_fsm/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_fsm__router_fsm/state_transition": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_reg__router_reg/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_reg__router_reg/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_reg__router_reg/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_reg__router_reg/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_reg__router_reg/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_reg__router_reg/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_reg__router_reg/signal_typo": { |
| "status": "compile_error" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_reg__router_reg/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/case_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/delayed_signal": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/missing_else_latch": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/signal_typo": { |
| "status": "compile_error" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_sync__router_sync/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_Router-1-x-3-/router_top__router_top/signal_typo": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_Router-1-x-3-/router_top__router_top/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__bitchecker_rx/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__bitchecker_rx/concat_swap": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__bitchecker_rx/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__bitchecker_rx/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__bitchecker_rx/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_rx/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_rx/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_rx/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_rx/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_rx/wrong_bitwidth": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_tx/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_tx/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_tx/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_tx/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__counter_tx/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__fsm_rx/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__fsm_rx/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__fsm_rx/missing_else_latch": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__fsm_rx/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__fsm_rx/state_transition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__fsm_tx/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__fsm_tx/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__fsm_tx/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__fsm_tx/state_transition": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__mux41_tx/case_swap": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__paritychecker_rx/missing_else_latch": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__paritygen_tx/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__piso_tx/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__piso_tx/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__piso_tx/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__piso_tx/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__receiver/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__receiver/missing_reset": { |
| "status": "compile_error" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__receiver/operator_typo": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__receiver/signal_typo": { |
| "status": "compile_error" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__receiver/unconnected_port": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__sipo_rx/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__sipo_rx/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__sipo_rx/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__transmitter/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__transmitter/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__transmitter/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "mnmhdanas_UART-protocol/UARTtb__transmitter/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__code_defs_pkg/case_swap": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__rx_mac/case_swap": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__tx_mac/case_swap": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac__tx_mac/off_by_one_counter": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__decoder/case_swap": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__gearbox_seq/off_by_one_counter": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/mac_pcs__lock_state/off_by_one_counter": { |
| "status": "compile_error" |
| }, |
| "ttchisholm_10g-low-latency-ethernet/rx_gearbox__rx_gearbox/off_by_one_counter": { |
| "status": "compile_error" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Master/case_swap": { |
| "status": "sim_ok" |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Master/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_AMPA_APB4_Protocol/APB_Wrapper__APB_Master/missing_reset": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory/SPI_Wrapper__SPI_Wrapper/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "OrsuVenkataKrishnaiah1235_RTL-Coding/srff__srff/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "Vaibhav-Gunthe_Verilog-Projects/D_ff_synchronous_reset__d_ff_synchronous_reset/blocking_nonblocking": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "Vaibhav-Gunthe_Verilog-Projects/alu_8bit__8bit-ALU/case_swap": { |
| "status": "sim_ok" |
| }, |
| "Vaibhav-Gunthe_Verilog-Projects/alu_8bit__8bit-ALU/concat_swap": { |
| "status": "sim_ok" |
| }, |
| "Vaibhav-Gunthe_Verilog-Projects/twin_reg_8bit__twin_reg_8bit/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__d_ledbar/missing_enable": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "meiniKi_RV32I_SC_Logisim/mcu__ram_byte/inverted_condition": { |
| "status": "sim_ok", |
| "examples_count": 0 |
| }, |
| "Fraunhofer-IMS_airisc_core_complex/airi5c_spi__airi5c_spi/case_swap": { |
| "status": "llm_failed" |
| }, |
| "Fraunhofer-IMS_airisc_core_complex/airi5c_uart__airi5c_uart/case_swap": { |
| "status": "llm_failed" |
| }, |
| "fcayci_sv-digital-design/adder_str__adder_str/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/adder_str__full_adder/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/counter__counter/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter/missing_else_latch": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter/signal_typo": { |
| "status": "compile_error" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter/state_transition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter_combined/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter_combined/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter_combined/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter_combined/missing_else_latch": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter_combined/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter_combined/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter_combined/signal_typo": { |
| "status": "compile_error" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter_combined/state_transition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_counter__fsm_counter_combined/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_mealy/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_mealy/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_mealy/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_mealy/missing_else_latch": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_mealy/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_mealy/signal_typo": { |
| "status": "compile_error" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_mealy/state_transition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_moore/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_moore/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_moore/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_moore/missing_else_latch": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_moore/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_moore/signal_typo": { |
| "status": "compile_error" |
| }, |
| "fcayci_sv-digital-design/fsm_pattern_moore__fsm_pattern_moore/state_transition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick/missing_reset": { |
| "status": "compile_error" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick/signal_typo": { |
| "status": "compile_error" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick/state_transition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick_en/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick_en/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick_en/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick_en/missing_else_latch": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick_en/missing_reset": { |
| "status": "compile_error" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick_en/signal_typo": { |
| "status": "compile_error" |
| }, |
| "fcayci_sv-digital-design/fsm_tick__fsm_tick_en/state_transition": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/memory__memory/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/memory__memory/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/memory__memory/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/memory__memory/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/memory__memory/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "fcayci_sv-digital-design/mux4_str__mux4_str/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "meiniKi_FazyRV/fazyrv_top__fazyrv_cntrl/missing_else_latch": { |
| "status": "timeout" |
| }, |
| "meiniKi_FazyRV/fazyrv_top__fazyrv_cntrl/missing_reset": { |
| "status": "sim_failed" |
| }, |
| "meiniKi_FazyRV/fazyrv_top__fazyrv_core/missing_reset": { |
| "status": "sim_failed" |
| }, |
| "meiniKi_FazyRV/fazyrv_top__fazyrv_csr/missing_reset": { |
| "status": "sim_failed" |
| }, |
| "meiniKi_FazyRV/fazyrv_top__fazyrv_decode/missing_reset": { |
| "status": "sim_failed" |
| }, |
| "meiniKi_FazyRV/fazyrv_top__fazyrv_decode_mem1/missing_reset": { |
| "status": "sim_failed" |
| }, |
| "meiniKi_FazyRV/fazyrv_top__fazyrv_pc/missing_reset": { |
| "status": "sim_failed" |
| }, |
| "meiniKi_FazyRV/fazyrv_top__fazyrv_rf/missing_reset": { |
| "status": "sim_failed" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_CO/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_CO/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_CO/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_CO/state_transition": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_DP/case_swap": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_DP/concat_swap": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_DP/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_DP/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_DP/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_DP/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_DP/signal_typo": { |
| "status": "compile_error" |
| }, |
| "nimanaqavi_Verilog-MathFunctions/part_Ln_TOP__Ln_DP/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "scarv_xcrypto/xc_malu__xc_malu/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "scarv_xcrypto/xc_malu__xc_malu_divrem/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "JN513_Risco-5/ClkDivider__clk_divider/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/ClkDivider__clk_divider/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "JN513_Risco-5/ClkDivider__clk_divider/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/ClkDivider__clk_divider/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "JN513_Risco-5/ClkDivider__clk_divider/missing_reset": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__alu/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__alu/delayed_signal": { |
| "status": "llm_failed" |
| }, |
| "JN513_Risco-5/Core__alu_control/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__alu_control/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__alu_control/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__alu_control/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__bus/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__control_unit/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__control_unit/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__control_unit/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__control_unit/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__control_unit/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__control_unit/missing_reset": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__core/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__core/delayed_signal": { |
| "status": "llm_failed" |
| }, |
| "JN513_Risco-5/Core__core/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "JN513_Risco-5/Core__core/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "JN513_Risco-5/Core__core/missing_reset": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__csr_unit/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__csr_unit/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__csr_unit/concat_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__csr_unit/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__csr_unit/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__csr_unit/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__csr_unit/missing_reset": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__immediate_generator/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__immediate_generator/concat_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__immediate_generator/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__leds/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__leds/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__leds/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__leds/missing_reset": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__mdu/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__mdu/concat_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__mdu/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__mdu/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__mdu/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__mdu/missing_reset": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__memory/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__memory/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__memory/concat_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__memory/delayed_signal": { |
| "status": "llm_failed" |
| }, |
| "JN513_Risco-5/Core__memory/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__memory/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "JN513_Risco-5/Core__mux/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__mux/delayed_signal": { |
| "status": "llm_failed" |
| }, |
| "JN513_Risco-5/Core__pc/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__pc/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__pc/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__pc/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "JN513_Risco-5/Core__registers/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__registers/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__registers/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "JN513_Risco-5/Core__registers/missing_reset": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/AXI4Lite_translator__axi/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/AXI4Lite_translator__axi/case_swap": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/AXI4Lite_translator__axi/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/AXI4Lite_translator__axi/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/AXI4Lite_translator__axi/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/AXI4Lite_translator__axi/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__APB/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__APB/missing_else_latch": { |
| "status": "timeout" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__alu/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__apb_align/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__apb_align/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__apb_align/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__apb_align/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__apb_align/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__apb_align/missing_enable": { |
| "status": "compile_error" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__control_unit/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__control_unit/concat_swap": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__control_unit/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__control_unit/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__control_unit/missing_else_latch": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__control_unit/missing_reset": { |
| "status": "timeout" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__cpu/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__cpu/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__cpu/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__cpu/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__cpu/missing_else_latch": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__cpu/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__cpu/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__datapath/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__datapath/concat_swap": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__datapath/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__datapath/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__intctrl/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__intctrl/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__intctrl/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__intctrl/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__intctrl/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__programcounter/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__programcounter/delayed_signal": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__programcounter/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__programcounter/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__programcounter/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__regfile/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__regfile/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__regfile/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__regfile/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__sram/blocking_nonblocking": { |
| "status": "timeout" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__sram/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__sram/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__sram/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__sram/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__timer/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__timer/concat_swap": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__timer/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__timer/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__timer/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__timer/missing_enable": { |
| "status": "compile_error" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__uart/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__uart/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__uart/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__uart/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "Mr-Bossman_KISC-V/soc_top__uart/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__ALU/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__ALU/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__ALU_Decoder/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__ALU_Decoder/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Control_Unit_Top/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Data_Memory/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Data_Memory/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Decode_Cyle/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Decode_Cyle/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Decode_Cyle/signal_typo": { |
| "status": "compile_error" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Decode_Cyle/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Decode_Cyle/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Execute_Cycle/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Execute_Cycle/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Execute_Cycle/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Execute_Cycle/signal_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Execute_Cycle/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Execute_Cycle/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Fetch_Cycle/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Fetch_Cycle/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Fetch_Cycle/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Fetch_Cycle/signal_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Fetch_Cycle/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Fetch_Cycle/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Hazard_unit/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Hazard_unit/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Main_Decoder/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Main_Decoder/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Memory_Cycle/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Memory_Cycle/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Memory_Cycle/signal_typo": { |
| "status": "compile_error" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Memory_Cycle/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Memory_Cycle/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Mux/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Mux/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__PC/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__PC/missing_reset": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__PC/wrong_bitwidth": { |
| "status": "compile_error" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Pipeline_Top/signal_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Pipeline_Top/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Register_File/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Register_File/missing_enable": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Register_File/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Sign_Extend/concat_swap": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Sign_Extend/inverted_condition": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Sign_Extend/operator_typo": { |
| "status": "sim_ok" |
| }, |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core/Pipeline_top__Writeback_Cycle/unconnected_port": { |
| "status": "sim_ok" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__MUX2to1_32bit/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__MUX4to1_32bit/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__MUX4to1_32bit/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__alu/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__alu/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__alu/operator_typo": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__branch/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__branch/delayed_signal": { |
| "status": "compile_error" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__branch/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__branch/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__branch/operator_typo": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__cpu/signal_typo": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__cpu/unconnected_port": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__decoder/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__decoder/concat_swap": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__decoder/delayed_signal": { |
| "status": "llm_failed" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__dm_control/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__dm_control/concat_swap": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__dm_control/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__dm_control/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__dm_control/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__dm_control/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__dm_control/signal_typo": { |
| "status": "compile_error" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__dm_control/unconnected_port": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__dm_control/wrong_bitwidth": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__instr_memory/concat_swap": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__instr_memory/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__instr_memory/wrong_bitwidth": { |
| "status": "sim_ok" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__pc/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__pc/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__pc/missing_reset": { |
| "status": "compile_error" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__pc/operator_typo": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__regfile/delayed_signal": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__regfile/inverted_condition": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__regfile/missing_else_latch": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__regfile/missing_enable": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__regfile/missing_reset": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__regfile/operator_typo": { |
| "status": "waveform_identical" |
| }, |
| "accomdemy_accomdemy_rv32i/cpu__regfile/wrong_bitwidth": { |
| "status": "waveform_identical" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__ALU/case_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__ALU/operator_typo": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__ALU_Control/case_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__BHT/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__BHT/missing_reset": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__BHT/operator_typo": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__BPU/case_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__BTB/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__BTB/missing_reset": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__CSR/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__CSR/case_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__CSR/missing_enable": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__CSR/missing_reset": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__CSR/operator_typo": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__Control/case_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__Control/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__Control/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__Control/operator_typo": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__D_Mem/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__D_Mem/concat_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__D_Mem/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__D_Mem/missing_enable": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__EX_MEM/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__EX_MEM/missing_reset": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__Forwarding_Unit/inverted_condition": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__Forwarding_Unit/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__Forwarding_Unit/operator_typo": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__Hazard_Unit/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__Hazard_Unit/operator_typo": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__ID_EX/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__ID_EX/missing_reset": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__IF_ID/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__IF_ID/missing_enable": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__IF_ID/missing_reset": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__I_Mem/concat_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__ImmGen/case_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__ImmGen/concat_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__LDU/case_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__MEM_WB/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__MEM_WB/missing_reset": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__PC/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__PC/case_swap": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__PC/missing_reset": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__PC_Adderr/missing_else_latch": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__PC_Adderr/missing_enable": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__RF/blocking_nonblocking": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__RF/missing_enable": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__RF/missing_reset": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__RF/operator_typo": { |
| "status": "compile_error" |
| }, |
| "akira2963753_Pipelined-RV32-SoC/RISCV_CPU__RISCV_CPU/operator_typo": { |
| "status": "compile_error" |
| }, |
| "thejefflarson_little-cpu/littlecpu__accessor/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "thejefflarson_little-cpu/littlecpu__accessor/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "thejefflarson_little-cpu/littlecpu__decoder/blocking_nonblocking": { |
| "status": "sim_ok" |
| }, |
| "thejefflarson_little-cpu/littlecpu__decoder/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "thejefflarson_little-cpu/littlecpu__executor/blocking_nonblocking": { |
| "status": "waveform_identical" |
| }, |
| "thejefflarson_little-cpu/littlecpu__executor/case_swap": { |
| "status": "waveform_identical" |
| }, |
| "thejefflarson_little-cpu/littlecpu__regfile/blocking_nonblocking": { |
| "status": "sim_ok" |
| } |
| }, |
| "bug_types_attempted": { |
| "Vaibhav-Gunthe_Verilog-Projects": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap" |
| ], |
| "Varunkumar0610_RISC-V-32I-5-stage-Pipeline-Core": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "mnmhdanas_Router-1-x-3-": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "OrsuVenkataKrishnaiah1235_RTL-Coding": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "MohamedHussein27_AMPA_APB4_Protocol": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "phoeniX-Digital-Design_phoeniX": [ |
| "blocking_nonblocking" |
| ], |
| "meiniKi_FazyRV": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "selimsandal_OneShotNPU": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "thejefflarson_little-cpu": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "MohamedHussein27_SPI_Slave_With_Single_Port_Memory": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "zhangxin6_iverilog_testbench": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "mnmhdanas_UART-protocol": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "lucky-wfw_IC_System_Design": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "akira2963753_Pipelined-RV32-SoC": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "fcayci_sv-digital-design": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "Fraunhofer-IMS_airisc_core_complex": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "nimanaqavi_Verilog-MathFunctions": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "scarv_xcrypto": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "defano_digital-design": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "JN513_Risco-5": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "accomdemy_accomdemy_rv32i": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "apfaudio_eurorack-pmod": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "thedatabusdotio_fpga-ml-accelerator": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "ttchisholm_10g-low-latency-ethernet": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "wrong_bitwidth" |
| ], |
| "chili-chips-ba_wireguard-fpga": [ |
| "blocking_nonblocking", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_reset", |
| "operator_typo", |
| "signal_typo", |
| "unconnected_port", |
| "wrong_bitwidth" |
| ], |
| "shahsaumya00_Floating-Point-Adder": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "aditeyabaral_DDCO-Lab-UE18CS207": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "Mr-Bossman_KISC-V": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "meiniKi_RV32I_SC_Logisim": [ |
| "blocking_nonblocking", |
| "case_swap", |
| "concat_swap", |
| "delayed_signal", |
| "inverted_condition", |
| "missing_else_latch", |
| "missing_enable", |
| "missing_reset", |
| "off_by_one_counter", |
| "operator_typo", |
| "signal_typo", |
| "state_transition", |
| "unconnected_port", |
| "width_bit_cutoff", |
| "wrong_bitwidth" |
| ], |
| "Weiyet_RTLStructLib": [ |
| "blocking_nonblocking", |
| "inverted_condition" |
| ] |
| } |
| } |