code stringlengths 35 6.69k | score float64 6.5 11.5 |
|---|---|
module sky130_fd_sc_hd__tapvgnd2 (
//# {{power|Power}}
input VPB,
input VPWR,
input VGND,
input VNB
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvgnd2 ();
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvgnd2_1 (
VPWR,
VGND,
VPB,
VNB
);
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__tapvgnd2 base (
.VPWR(VPWR),
.VGND(VGND),
.VPB (VPB),
.VNB (VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvgnd2_1 ();
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__tapvgnd2 base ();
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvgnd_1 (
VPWR,
VGND,
VPB,
VNB
);
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__tapvgnd base (
.VPWR(VPWR),
.VGND(VGND),
.VPB (VPB),
.VNB (VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvgnd_1 ();
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__tapvgnd base ();
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd (
VPWR,
VGND,
VPB,
VNB
);
// Module ports
input VPWR;
input VGND;
input VPB;
input VNB;
// No contents.
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd ();
// Module supplies
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
// No contents.
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd ();
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd (
VPWR,
VGND,
VPB,
VNB
);
// Module ports
input VPWR;
input VGND;
input VPB;
input VNB;
// No contents.
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd ();
// No contents.
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd (
VPWR,
VGND,
VPB,
VNB
);
input VPWR;
input VGND;
input VPB;
input VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd (
//# {{power|Power}}
input VPB,
input VPWR,
input VGND,
input VNB
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd ();
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd_1 (
VPWR,
VGND,
VPB,
VNB
);
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__tapvpwrvgnd base (
.VPWR(VPWR),
.VGND(VGND),
.VPB (VPB),
.VNB (VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tapvpwrvgnd_1 ();
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__tapvpwrvgnd base ();
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tap_1 (
VPWR,
VGND,
VPB,
VNB
);
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__tap base (
.VPWR(VPWR),
.VGND(VGND),
.VPB (VPB),
.VNB (VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tap_1 ();
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__tap base ();
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tap_2 (
VPWR,
VGND,
VPB,
VNB
);
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__tap base (
.VPWR(VPWR),
.VGND(VGND),
.VPB (VPB),
.VNB (VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__tap_2 ();
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__tap base ();
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$NSR (
Q,
SET,
RESET,
CLK_N,
D
);
output Q;
input SET;
input RESET;
input CLK_N;
input D;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$NSR (
//# {{data|Data Signals}}
input D,
output Q,
//# {{control|Control Signals}}
input RESET,
input SET,
//# {{clocks|Clocking}}
input CLK_N
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$NSR_pp$PG$N (
Q,
SET,
RESET,
CLK_N,
D,
NOTIFIER,
VPWR,
VGND
);
output Q;
input SET;
input RESET;
input CLK_N;
input D;
input NOTIFIER;
input VPWR;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$NSR_pp$PG$N (
//# {{data|Data Signals}}
input D,
output Q,
//# {{control|Control Signals}}
input RESET,
input SET,
//# {{clocks|Clocking}}
input CLK_N,
//# {{power|Power}}
input NOTIFIER,
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$P (
Q,
D,
CLK
);
output Q;
input D;
input CLK;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$P (
//# {{data|Data Signals}}
input D,
output Q,
//# {{clocks|Clocking}}
input CLK
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$PR (
Q,
D,
CLK,
RESET
);
output Q;
input D;
input CLK;
input RESET;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$PR (
//# {{data|Data Signals}}
input D,
output Q,
//# {{control|Control Signals}}
input RESET,
//# {{clocks|Clocking}}
input CLK
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$PR_pp$PG$N (
Q,
D,
CLK,
RESET,
NOTIFIER,
VPWR,
VGND
);
output Q;
input D;
input CLK;
input RESET;
input NOTIFIER;
input VPWR;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$PR_pp$PG$N (
//# {{data|Data Signals}}
input D,
output Q,
//# {{control|Control Signals}}
input RESET,
//# {{clocks|Clocking}}
input CLK,
//# {{power|Power}}
input NOTIFIER,
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$PS (
Q,
D,
CLK,
SET
);
output Q;
input D;
input CLK;
input SET;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$PS (
//# {{data|Data Signals}}
input D,
output Q,
//# {{control|Control Signals}}
input SET,
//# {{clocks|Clocking}}
input CLK
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$PS_pp$PG$N (
Q,
D,
CLK,
SET,
NOTIFIER,
VPWR,
VGND
);
output Q;
input D;
input CLK;
input SET;
input NOTIFIER;
input VPWR;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$PS_pp$PG$N (
//# {{data|Data Signals}}
input D,
output Q,
//# {{control|Control Signals}}
input SET,
//# {{clocks|Clocking}}
input CLK,
//# {{power|Power}}
input NOTIFIER,
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$P_pp$PG$N (
Q,
D,
CLK,
NOTIFIER,
VPWR,
VGND
);
output Q;
input D;
input CLK;
input NOTIFIER;
input VPWR;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dff$P_pp$PG$N (
//# {{data|Data Signals}}
input D,
output Q,
//# {{clocks|Clocking}}
input CLK,
//# {{power|Power}}
input NOTIFIER,
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$lP (
Q,
D,
GATE
);
output Q;
input D;
input GATE;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$lP (
//# {{data|Data Signals}}
input D,
output Q,
//# {{clocks|Clocking}}
input GATE
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$lP_pp$PG$N (
Q,
D,
GATE,
NOTIFIER,
VPWR,
VGND
);
output Q;
input D;
input GATE;
input NOTIFIER;
input VPWR;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$lP_pp$PG$N (
//# {{data|Data Signals}}
input D,
output Q,
//# {{clocks|Clocking}}
input GATE,
//# {{power|Power}}
input NOTIFIER,
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$P (
Q,
D,
GATE
);
output Q;
input D;
input GATE;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$P (
//# {{data|Data Signals}}
input D,
output Q,
//# {{clocks|Clocking}}
input GATE
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$PR (
Q,
D,
GATE,
RESET
);
output Q;
input D;
input GATE;
input RESET;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$PR (
//# {{data|Data Signals}}
input D,
output Q,
//# {{control|Control Signals}}
input RESET,
//# {{clocks|Clocking}}
input GATE
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$PR_pp$PG$N (
Q,
D,
GATE,
RESET,
NOTIFIER,
VPWR,
VGND
);
output Q;
input D;
input GATE;
input RESET;
input NOTIFIER;
input VPWR;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$PR_pp$PG$N (
//# {{data|Data Signals}}
input D,
output Q,
//# {{control|Control Signals}}
input RESET,
//# {{clocks|Clocking}}
input GATE,
//# {{power|Power}}
input NOTIFIER,
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$P_pp$PG$N (
Q,
D,
GATE,
NOTIFIER,
VPWR,
VGND
);
output Q;
input D;
input GATE;
input NOTIFIER;
input VPWR;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_dlatch$P_pp$PG$N (
//# {{data|Data Signals}}
input D,
output Q,
//# {{clocks|Clocking}}
input GATE,
//# {{power|Power}}
input NOTIFIER,
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_mux_2to1 (
X,
A0,
A1,
S
);
output X;
input A0;
input A1;
input S;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_mux_2to1 (
//# {{data|Data Signals}}
input A0,
input A1,
output X,
//# {{control|Control Signals}}
input S
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_mux_2to1_N (
Y,
A0,
A1,
S
);
output Y;
input A0;
input A1;
input S;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_mux_2to1_N (
//# {{data|Data Signals}}
input A0,
input A1,
output Y,
//# {{control|Control Signals}}
input S
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_mux_4to2 (
X,
A0,
A1,
A2,
A3,
S0,
S1
);
output X;
input A0;
input A1;
input A2;
input A3;
input S0;
input S1;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_mux_4to2 (
//# {{data|Data Signals}}
input A0,
input A1,
input A2,
input A3,
output X,
//# {{control|Control Signals}}
input S0,
input S1
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood$l_pp$G (
UDP_OUT,
UDP_IN,
VGND
);
output UDP_OUT;
input UDP_IN;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood$l_pp$G (
//# {{data|Data Signals}}
input UDP_IN,
output UDP_OUT,
//# {{power|Power}}
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood$l_pp$PG (
UDP_OUT,
UDP_IN,
VPWR,
VGND
);
output UDP_OUT;
input UDP_IN;
input VPWR;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood$l_pp$PG (
//# {{data|Data Signals}}
input UDP_IN,
output UDP_OUT,
//# {{power|Power}}
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood$l_pp$PG$S (
UDP_OUT,
UDP_IN,
VPWR,
VGND,
SLEEP
);
output UDP_OUT;
input UDP_IN;
input VPWR;
input VGND;
input SLEEP;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood$l_pp$PG$S (
//# {{data|Data Signals}}
input UDP_IN,
output UDP_OUT,
//# {{power|Power}}
input SLEEP,
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood_pp$G (
UDP_OUT,
UDP_IN,
VGND
);
output UDP_OUT;
input UDP_IN;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood_pp$G (
//# {{data|Data Signals}}
input UDP_IN,
output UDP_OUT,
//# {{power|Power}}
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood_pp$P (
UDP_OUT,
UDP_IN,
VPWR
);
output UDP_OUT;
input UDP_IN;
input VPWR;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood_pp$P (
//# {{data|Data Signals}}
input UDP_IN,
output UDP_OUT,
//# {{power|Power}}
input VPWR
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood_pp$PG (
UDP_OUT,
UDP_IN,
VPWR,
VGND
);
output UDP_OUT;
input UDP_IN;
input VPWR;
input VGND;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__udp_pwrgood_pp$PG (
//# {{data|Data Signals}}
input UDP_IN,
output UDP_OUT,
//# {{power|Power}}
input VPWR,
input VGND
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2 (
Y,
A,
B,
VPWR,
VGND,
VPB,
VNB
);
// Module ports
output Y;
input A;
input B;
input VPWR;
input VGND;
input VPB;
input VNB;
// Local signals
wire xnor0_out_Y;
wire pwrgood_pp0_out_Y;
// Name Output Other arguments
xnor xnor0 (xnor0_out_Y, A, B);
sky130_fd_sc_hd__udp_pwrgood_pp$PG pwrgood_pp0 (
pwrgood_pp0_out_Y,
xnor0_out_Y,
VPWR,
VGND
);
buf buf0 (Y, pwrgood_pp0_out_Y);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2 (
Y,
A,
B
);
// Module ports
output Y;
input A;
input B;
// Module supplies
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
// Local signals
wire xnor0_out_Y;
// Name Output Other arguments
xnor xnor0 (xnor0_out_Y, A, B);
buf buf0 (Y, xnor0_out_Y);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2 (
Y,
A,
B
);
output Y;
input A;
input B;
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2 (
Y,
A,
B,
VPWR,
VGND,
VPB,
VNB
);
// Module ports
output Y;
input A;
input B;
input VPWR;
input VGND;
input VPB;
input VNB;
// Local signals
wire xnor0_out_Y;
wire pwrgood_pp0_out_Y;
// Name Output Other arguments
xnor xnor0 (xnor0_out_Y, A, B);
sky130_fd_sc_hd__udp_pwrgood_pp$PG pwrgood_pp0 (
pwrgood_pp0_out_Y,
xnor0_out_Y,
VPWR,
VGND
);
buf buf0 (Y, pwrgood_pp0_out_Y);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2 (
Y,
A,
B
);
// Module ports
output Y;
input A;
input B;
// Local signals
wire xnor0_out_Y;
// Name Output Other arguments
xnor xnor0 (xnor0_out_Y, A, B);
buf buf0 (Y, xnor0_out_Y);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2 (
Y,
A,
B,
VPWR,
VGND,
VPB,
VNB
);
output Y;
input A;
input B;
input VPWR;
input VGND;
input VPB;
input VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2 (
//# {{data|Data Signals}}
input A,
input B,
output Y,
//# {{power|Power}}
input VPB,
input VPWR,
input VGND,
input VNB
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2 (
//# {{data|Data Signals}}
input A,
input B,
output Y
);
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2_1 (
Y,
A,
B,
VPWR,
VGND,
VPB,
VNB
);
output Y;
input A;
input B;
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__xnor2 base (
.Y(Y),
.A(A),
.B(B),
.VPWR(VPWR),
.VGND(VGND),
.VPB(VPB),
.VNB(VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2_1 (
Y,
A,
B
);
output Y;
input A;
input B;
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__xnor2 base (
.Y(Y),
.A(A),
.B(B)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2_2 (
Y,
A,
B,
VPWR,
VGND,
VPB,
VNB
);
output Y;
input A;
input B;
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__xnor2 base (
.Y(Y),
.A(A),
.B(B),
.VPWR(VPWR),
.VGND(VGND),
.VPB(VPB),
.VNB(VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2_2 (
Y,
A,
B
);
output Y;
input A;
input B;
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__xnor2 base (
.Y(Y),
.A(A),
.B(B)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2_4 (
Y,
A,
B,
VPWR,
VGND,
VPB,
VNB
);
output Y;
input A;
input B;
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__xnor2 base (
.Y(Y),
.A(A),
.B(B),
.VPWR(VPWR),
.VGND(VGND),
.VPB(VPB),
.VNB(VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor2_4 (
Y,
A,
B
);
output Y;
input A;
input B;
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__xnor2 base (
.Y(Y),
.A(A),
.B(B)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3 (
X,
A,
B,
C,
VPWR,
VGND,
VPB,
VNB
);
// Module ports
output X;
input A;
input B;
input C;
input VPWR;
input VGND;
input VPB;
input VNB;
// Local signals
wire xnor0_out_X;
wire pwrgood_pp0_out_X;
// Name Output Other arguments
xnor xnor0 (xnor0_out_X, A, B, C);
sky130_fd_sc_hd__udp_pwrgood_pp$PG pwrgood_pp0 (
pwrgood_pp0_out_X,
xnor0_out_X,
VPWR,
VGND
);
buf buf0 (X, pwrgood_pp0_out_X);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3 (
X,
A,
B,
C
);
// Module ports
output X;
input A;
input B;
input C;
// Module supplies
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
// Local signals
wire xnor0_out_X;
// Name Output Other arguments
xnor xnor0 (xnor0_out_X, A, B, C);
buf buf0 (X, xnor0_out_X);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3 (
X,
A,
B,
C
);
output X;
input A;
input B;
input C;
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3 (
X,
A,
B,
C,
VPWR,
VGND,
VPB,
VNB
);
// Module ports
output X;
input A;
input B;
input C;
input VPWR;
input VGND;
input VPB;
input VNB;
// Local signals
wire xnor0_out_X;
wire pwrgood_pp0_out_X;
// Name Output Other arguments
xnor xnor0 (xnor0_out_X, A, B, C);
sky130_fd_sc_hd__udp_pwrgood_pp$PG pwrgood_pp0 (
pwrgood_pp0_out_X,
xnor0_out_X,
VPWR,
VGND
);
buf buf0 (X, pwrgood_pp0_out_X);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3 (
X,
A,
B,
C
);
// Module ports
output X;
input A;
input B;
input C;
// Local signals
wire xnor0_out_X;
// Name Output Other arguments
xnor xnor0 (xnor0_out_X, A, B, C);
buf buf0 (X, xnor0_out_X);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3 (
X,
A,
B,
C,
VPWR,
VGND,
VPB,
VNB
);
output X;
input A;
input B;
input C;
input VPWR;
input VGND;
input VPB;
input VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3 (
//# {{data|Data Signals}}
input A,
input B,
input C,
output X,
//# {{power|Power}}
input VPB,
input VPWR,
input VGND,
input VNB
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3 (
//# {{data|Data Signals}}
input A,
input B,
input C,
output X
);
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3_1 (
X,
A,
B,
C,
VPWR,
VGND,
VPB,
VNB
);
output X;
input A;
input B;
input C;
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__xnor3 base (
.X(X),
.A(A),
.B(B),
.C(C),
.VPWR(VPWR),
.VGND(VGND),
.VPB(VPB),
.VNB(VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3_1 (
X,
A,
B,
C
);
output X;
input A;
input B;
input C;
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__xnor3 base (
.X(X),
.A(A),
.B(B),
.C(C)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3_2 (
X,
A,
B,
C,
VPWR,
VGND,
VPB,
VNB
);
output X;
input A;
input B;
input C;
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__xnor3 base (
.X(X),
.A(A),
.B(B),
.C(C),
.VPWR(VPWR),
.VGND(VGND),
.VPB(VPB),
.VNB(VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3_2 (
X,
A,
B,
C
);
output X;
input A;
input B;
input C;
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__xnor3 base (
.X(X),
.A(A),
.B(B),
.C(C)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3_4 (
X,
A,
B,
C,
VPWR,
VGND,
VPB,
VNB
);
output X;
input A;
input B;
input C;
input VPWR;
input VGND;
input VPB;
input VNB;
sky130_fd_sc_hd__xnor3 base (
.X(X),
.A(A),
.B(B),
.C(C),
.VPWR(VPWR),
.VGND(VGND),
.VPB(VPB),
.VNB(VNB)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xnor3_4 (
X,
A,
B,
C
);
output X;
input A;
input B;
input C;
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
sky130_fd_sc_hd__xnor3 base (
.X(X),
.A(A),
.B(B),
.C(C)
);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xor2 (
X,
A,
B,
VPWR,
VGND,
VPB,
VNB
);
// Module ports
output X;
input A;
input B;
input VPWR;
input VGND;
input VPB;
input VNB;
// Local signals
wire xor0_out_X;
wire pwrgood_pp0_out_X;
// Name Output Other arguments
xor xor0 (xor0_out_X, B, A);
sky130_fd_sc_hd__udp_pwrgood_pp$PG pwrgood_pp0 (
pwrgood_pp0_out_X,
xor0_out_X,
VPWR,
VGND
);
buf buf0 (X, pwrgood_pp0_out_X);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xor2 (
X,
A,
B
);
// Module ports
output X;
input A;
input B;
// Module supplies
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
// Local signals
wire xor0_out_X;
// Name Output Other arguments
xor xor0 (xor0_out_X, B, A);
buf buf0 (X, xor0_out_X);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xor2 (
X,
A,
B
);
output X;
input A;
input B;
// Voltage supply signals
supply1 VPWR;
supply0 VGND;
supply1 VPB;
supply0 VNB;
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xor2 (
X,
A,
B,
VPWR,
VGND,
VPB,
VNB
);
// Module ports
output X;
input A;
input B;
input VPWR;
input VGND;
input VPB;
input VNB;
// Local signals
wire xor0_out_X;
wire pwrgood_pp0_out_X;
// Name Output Other arguments
xor xor0 (xor0_out_X, B, A);
sky130_fd_sc_hd__udp_pwrgood_pp$PG pwrgood_pp0 (
pwrgood_pp0_out_X,
xor0_out_X,
VPWR,
VGND
);
buf buf0 (X, pwrgood_pp0_out_X);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xor2 (
X,
A,
B
);
// Module ports
output X;
input A;
input B;
// Local signals
wire xor0_out_X;
// Name Output Other arguments
xor xor0 (xor0_out_X, B, A);
buf buf0 (X, xor0_out_X);
endmodule
| 7.212805 |
module sky130_fd_sc_hd__xor2 (
X,
A,
B,
VPWR,
VGND,
VPB,
VNB
);
output X;
input A;
input B;
input VPWR;
input VGND;
input VPB;
input VNB;
endmodule
| 7.212805 |
Subsets and Splits
No community queries yet
The top public SQL queries from the community will appear here once available.