repo_id
stringlengths
5
115
size
int64
590
5.01M
file_path
stringlengths
4
212
content
stringlengths
590
5.01M
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
11,085
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_Stop2_DualCore/EWARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : MO+ core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; TZIC ILA Interrupt DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD RTC_LSECSS_IRQHandler ; RTC Wakeup, Tamper, TimeStamp, RTC Alarms (A & B) and RTC SSRU Interrupts and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC and FLASH and CPU1 M4 SEV Interrupt DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupt DCD EXTI3_2_IRQHandler ; EXTI Line 3:2 Interrupt DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupt DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupt DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupt DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4,5,6,7 Interrupt DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD TIM1_IRQHandler ; TIM1 Global Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupt DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupt DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK TZIC_ILA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TZIC_ILA_IRQHandler B TZIC_ILA_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK RTC_LSECSS_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_LSECSS_IRQHandler B RTC_LSECSS_IRQHandler PUBWEAK RCC_FLASH_C1SEV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_FLASH_C1SEV_IRQHandler B RCC_FLASH_C1SEV_IRQHandler PUBWEAK EXTI1_0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_0_IRQHandler B EXTI1_0_IRQHandler PUBWEAK EXTI3_2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_2_IRQHandler B EXTI3_2_IRQHandler PUBWEAK EXTI15_4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_4_IRQHandler B EXTI15_4_IRQHandler PUBWEAK ADC_COMP_DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_COMP_DAC_IRQHandler B ADC_COMP_DAC_IRQHandler PUBWEAK DMA1_Channel1_2_3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_2_3_IRQHandler B DMA1_Channel1_2_3_IRQHandler PUBWEAK DMA1_Channel4_5_6_7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_5_6_7_IRQHandler B DMA1_Channel4_5_6_7_IRQHandler PUBWEAK DMA2_DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_DMAMUX1_OVR_IRQHandler B DMA2_DMAMUX1_OVR_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK TIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_IRQHandler B TIM1_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK IPCC_C2_RX_C2_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C2_RX_C2_TX_IRQHandler B IPCC_C2_RX_C2_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK AES_PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_PKA_IRQHandler B AES_PKA_IRQHandler PUBWEAK LCD_802_1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LCD_802_1_IRQHandler B LCD_802_1_IRQHandler PUBWEAK I2C1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_IRQHandler B I2C1_IRQHandler PUBWEAK I2C2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_IRQHandler B I2C2_IRQHandler PUBWEAK I2C3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_IRQHandler B I2C3_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_Stop2_DualCore/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_Stop2_DualCore/STM32CubeIDE/CM4/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,487
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_Stop2_DualCore/STM32CubeIDE/CM0PLUS/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm0plus.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M0+ vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M0+ processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m0plus .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M0+ vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word 0 .word 0 .word PendSV_Handler .word SysTick_Handler .word TZIC_ILA_IRQHandler /* TZIC ILA Interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word RTC_LSECSS_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RCC_FLASH_C1SEV_IRQHandler /* RCC and FLASH and CPU1 M4 SEV Interrupt */ .word EXTI1_0_IRQHandler /* EXTI Line 1:0 Interrupt */ .word EXTI3_2_IRQHandler /* EXTI Line 3:2 Interrupt */ .word EXTI15_4_IRQHandler /* EXTI Line 15:4 interrupt */ .word ADC_COMP_DAC_IRQHandler /* ADC, COMP1, COMP2, DAC Interrupt */ .word DMA1_Channel1_2_3_IRQHandler /* DMA1 Channel 1 to 3 Interrupt */ .word DMA1_Channel4_5_6_7_IRQHandler /* DMA1 Channels 4,5,6,7 Interrupt */ .word DMA2_DMAMUX1_OVR_IRQHandler /* DMA2 Channels[1..7] and DMAMUX Overrun Interrupts */ .word LPTIM1_IRQHandler /* LPTIM1 Global Interrupt */ .word LPTIM2_IRQHandler /* LPTIM2 Global Interrupt */ .word LPTIM3_IRQHandler /* LPTIM3 Global Interrupt */ .word TIM1_IRQHandler /* TIM1 Global Interrupt */ .word TIM2_IRQHandler /* TIM2 Global Interrupt */ .word TIM16_IRQHandler /* TIM16 Global Interrupt */ .word TIM17_IRQHandler /* TIM17 Global Interrupt */ .word IPCC_C2_RX_C2_TX_IRQHandler /* IPCC RX Occupied and TX Free Interrupt Interrupt */ .word HSEM_IRQHandler /* Semaphore Interrupt */ .word RNG_IRQHandler /* RNG Interrupt */ .word AES_PKA_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word I2C1_IRQHandler /* I2C1 Event and Error Interrupt */ .word I2C2_IRQHandler /* I2C2 Event and Error Interrupt */ .word I2C3_IRQHandler /* I2C3 Event and Error Interrupt */ .word SPI1_IRQHandler /* SPI1 Interrupt */ .word SPI2_IRQHandler /* SPI2 Interrupt */ .word USART1_IRQHandler /* USART1 Interrupt */ .word USART2_IRQHandler /* USART2 Interrupt */ .word LPUART1_IRQHandler /* LPUART1 Interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI Interrupt */ .word SUBGHZ_Radio_IRQHandler /* SUBGHZ Radio Interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak TZIC_ILA_IRQHandler .thumb_set TZIC_ILA_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak RTC_LSECSS_IRQHandler .thumb_set RTC_LSECSS_IRQHandler,Default_Handler .weak RCC_FLASH_C1SEV_IRQHandler .thumb_set RCC_FLASH_C1SEV_IRQHandler,Default_Handler .weak EXTI1_0_IRQHandler .thumb_set EXTI1_0_IRQHandler,Default_Handler .weak EXTI3_2_IRQHandler .thumb_set EXTI3_2_IRQHandler,Default_Handler .weak EXTI15_4_IRQHandler .thumb_set EXTI15_4_IRQHandler,Default_Handler .weak ADC_COMP_DAC_IRQHandler .thumb_set ADC_COMP_DAC_IRQHandler,Default_Handler .weak DMA1_Channel1_2_3_IRQHandler .thumb_set DMA1_Channel1_2_3_IRQHandler,Default_Handler .weak DMA1_Channel4_5_6_7_IRQHandler .thumb_set DMA1_Channel4_5_6_7_IRQHandler,Default_Handler .weak DMA2_DMAMUX1_OVR_IRQHandler .thumb_set DMA2_DMAMUX1_OVR_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak TIM1_IRQHandler .thumb_set TIM1_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak IPCC_C2_RX_C2_TX_IRQHandler .thumb_set IPCC_C2_RX_C2_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak AES_PKA_IRQHandler .thumb_set AES_PKA_IRQHandler,Default_Handler .weak I2C1_IRQHandler .thumb_set I2C1_IRQHandler,Default_Handler .weak I2C2_IRQHandler .thumb_set I2C2_IRQHandler,Default_Handler .weak I2C3_IRQHandler .thumb_set I2C3_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_LPRUN/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_LPRUN/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_LPRUN/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_PVD/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_PVD/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_PVD/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_STANDBY/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_STANDBY/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_STANDBY/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_SMPS/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_SMPS/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_SMPS/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_Stop2_PeripheralNoRetention/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_Stop2_PeripheralNoRetention/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_Stop2_PeripheralNoRetention/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_STANDBY_RTC/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_STANDBY_RTC/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_STANDBY_RTC/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,746
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_SecurityIllegalAccess_DualCore/MDK-ARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; Security Interrupt controller illegal access Interrupts DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD RTC_LSECSS_IRQHandler ; RTC Wakeup + RTC Tamper and TimeStamp + RTC Alarms (A & B) + SSR Underflow and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC1 and FLASH and CPU1 M4 SEV Interrupts DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupts DCD EXTI3_2_IRQHandler ; XTI Line 3:2 Interrupts DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupts DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupts DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupts DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4, 5, 6, 7 Interrupts DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 global Interrupt DCD TIM1_IRQHandler ; TIM1 Interrupt DCD TIM2_IRQHandler ; TIM2 Interrupt DCD TIM16_IRQHandler ; TIM16 Interrupt DCD TIM17_IRQHandler ; TIM17 Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupts DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupts DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupts DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT TZIC_ILA_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT RTC_LSECSS_IRQHandler [WEAK] EXPORT RCC_FLASH_C1SEV_IRQHandler [WEAK] EXPORT EXTI1_0_IRQHandler [WEAK] EXPORT EXTI3_2_IRQHandler [WEAK] EXPORT EXTI15_4_IRQHandler [WEAK] EXPORT ADC_COMP_DAC_IRQHandler [WEAK] EXPORT DMA1_Channel1_2_3_IRQHandler [WEAK] EXPORT DMA1_Channel4_5_6_7_IRQHandler [WEAK] EXPORT DMA2_DMAMUX1_OVR_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT TIM1_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT IPCC_C2_RX_C2_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT AES_PKA_IRQHandler [WEAK] EXPORT I2C1_IRQHandler [WEAK] EXPORT I2C2_IRQHandler [WEAK] EXPORT I2C3_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] TZIC_ILA_IRQHandler PVD_PVM_IRQHandler RTC_LSECSS_IRQHandler RCC_FLASH_C1SEV_IRQHandler EXTI1_0_IRQHandler EXTI3_2_IRQHandler EXTI15_4_IRQHandler ADC_COMP_DAC_IRQHandler DMA1_Channel1_2_3_IRQHandler DMA1_Channel4_5_6_7_IRQHandler DMA2_DMAMUX1_OVR_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler LPTIM3_IRQHandler TIM1_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler IPCC_C2_RX_C2_TX_IRQHandler HSEM_IRQHandler RNG_IRQHandler AES_PKA_IRQHandler I2C1_IRQHandler I2C2_IRQHandler I2C3_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler SUBGHZSPI_IRQHandler SUBGHZ_Radio_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_SecurityIllegalAccess_DualCore/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
11,085
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_SecurityIllegalAccess_DualCore/EWARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : MO+ core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; TZIC ILA Interrupt DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD RTC_LSECSS_IRQHandler ; RTC Wakeup, Tamper, TimeStamp, RTC Alarms (A & B) and RTC SSRU Interrupts and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC and FLASH and CPU1 M4 SEV Interrupt DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupt DCD EXTI3_2_IRQHandler ; EXTI Line 3:2 Interrupt DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupt DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupt DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupt DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4,5,6,7 Interrupt DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD TIM1_IRQHandler ; TIM1 Global Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupt DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupt DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK TZIC_ILA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TZIC_ILA_IRQHandler B TZIC_ILA_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK RTC_LSECSS_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_LSECSS_IRQHandler B RTC_LSECSS_IRQHandler PUBWEAK RCC_FLASH_C1SEV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_FLASH_C1SEV_IRQHandler B RCC_FLASH_C1SEV_IRQHandler PUBWEAK EXTI1_0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_0_IRQHandler B EXTI1_0_IRQHandler PUBWEAK EXTI3_2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_2_IRQHandler B EXTI3_2_IRQHandler PUBWEAK EXTI15_4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_4_IRQHandler B EXTI15_4_IRQHandler PUBWEAK ADC_COMP_DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_COMP_DAC_IRQHandler B ADC_COMP_DAC_IRQHandler PUBWEAK DMA1_Channel1_2_3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_2_3_IRQHandler B DMA1_Channel1_2_3_IRQHandler PUBWEAK DMA1_Channel4_5_6_7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_5_6_7_IRQHandler B DMA1_Channel4_5_6_7_IRQHandler PUBWEAK DMA2_DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_DMAMUX1_OVR_IRQHandler B DMA2_DMAMUX1_OVR_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK TIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_IRQHandler B TIM1_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK IPCC_C2_RX_C2_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C2_RX_C2_TX_IRQHandler B IPCC_C2_RX_C2_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK AES_PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_PKA_IRQHandler B AES_PKA_IRQHandler PUBWEAK LCD_802_1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LCD_802_1_IRQHandler B LCD_802_1_IRQHandler PUBWEAK I2C1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_IRQHandler B I2C1_IRQHandler PUBWEAK I2C2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_IRQHandler B I2C2_IRQHandler PUBWEAK I2C3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_IRQHandler B I2C3_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_SecurityIllegalAccess_DualCore/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_SecurityIllegalAccess_DualCore/STM32CubeIDE/CM4/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,487
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_SecurityIllegalAccess_DualCore/STM32CubeIDE/CM0PLUS/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm0plus.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M0+ vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M0+ processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m0plus .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M0+ vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word 0 .word 0 .word PendSV_Handler .word SysTick_Handler .word TZIC_ILA_IRQHandler /* TZIC ILA Interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word RTC_LSECSS_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RCC_FLASH_C1SEV_IRQHandler /* RCC and FLASH and CPU1 M4 SEV Interrupt */ .word EXTI1_0_IRQHandler /* EXTI Line 1:0 Interrupt */ .word EXTI3_2_IRQHandler /* EXTI Line 3:2 Interrupt */ .word EXTI15_4_IRQHandler /* EXTI Line 15:4 interrupt */ .word ADC_COMP_DAC_IRQHandler /* ADC, COMP1, COMP2, DAC Interrupt */ .word DMA1_Channel1_2_3_IRQHandler /* DMA1 Channel 1 to 3 Interrupt */ .word DMA1_Channel4_5_6_7_IRQHandler /* DMA1 Channels 4,5,6,7 Interrupt */ .word DMA2_DMAMUX1_OVR_IRQHandler /* DMA2 Channels[1..7] and DMAMUX Overrun Interrupts */ .word LPTIM1_IRQHandler /* LPTIM1 Global Interrupt */ .word LPTIM2_IRQHandler /* LPTIM2 Global Interrupt */ .word LPTIM3_IRQHandler /* LPTIM3 Global Interrupt */ .word TIM1_IRQHandler /* TIM1 Global Interrupt */ .word TIM2_IRQHandler /* TIM2 Global Interrupt */ .word TIM16_IRQHandler /* TIM16 Global Interrupt */ .word TIM17_IRQHandler /* TIM17 Global Interrupt */ .word IPCC_C2_RX_C2_TX_IRQHandler /* IPCC RX Occupied and TX Free Interrupt Interrupt */ .word HSEM_IRQHandler /* Semaphore Interrupt */ .word RNG_IRQHandler /* RNG Interrupt */ .word AES_PKA_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word I2C1_IRQHandler /* I2C1 Event and Error Interrupt */ .word I2C2_IRQHandler /* I2C2 Event and Error Interrupt */ .word I2C3_IRQHandler /* I2C3 Event and Error Interrupt */ .word SPI1_IRQHandler /* SPI1 Interrupt */ .word SPI2_IRQHandler /* SPI2 Interrupt */ .word USART1_IRQHandler /* USART1 Interrupt */ .word USART2_IRQHandler /* USART2 Interrupt */ .word LPUART1_IRQHandler /* LPUART1 Interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI Interrupt */ .word SUBGHZ_Radio_IRQHandler /* SUBGHZ Radio Interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak TZIC_ILA_IRQHandler .thumb_set TZIC_ILA_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak RTC_LSECSS_IRQHandler .thumb_set RTC_LSECSS_IRQHandler,Default_Handler .weak RCC_FLASH_C1SEV_IRQHandler .thumb_set RCC_FLASH_C1SEV_IRQHandler,Default_Handler .weak EXTI1_0_IRQHandler .thumb_set EXTI1_0_IRQHandler,Default_Handler .weak EXTI3_2_IRQHandler .thumb_set EXTI3_2_IRQHandler,Default_Handler .weak EXTI15_4_IRQHandler .thumb_set EXTI15_4_IRQHandler,Default_Handler .weak ADC_COMP_DAC_IRQHandler .thumb_set ADC_COMP_DAC_IRQHandler,Default_Handler .weak DMA1_Channel1_2_3_IRQHandler .thumb_set DMA1_Channel1_2_3_IRQHandler,Default_Handler .weak DMA1_Channel4_5_6_7_IRQHandler .thumb_set DMA1_Channel4_5_6_7_IRQHandler,Default_Handler .weak DMA2_DMAMUX1_OVR_IRQHandler .thumb_set DMA2_DMAMUX1_OVR_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak TIM1_IRQHandler .thumb_set TIM1_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak IPCC_C2_RX_C2_TX_IRQHandler .thumb_set IPCC_C2_RX_C2_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak AES_PKA_IRQHandler .thumb_set AES_PKA_IRQHandler,Default_Handler .weak I2C1_IRQHandler .thumb_set I2C1_IRQHandler,Default_Handler .weak I2C2_IRQHandler .thumb_set I2C2_IRQHandler,Default_Handler .weak I2C3_IRQHandler .thumb_set I2C3_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_LPSLEEP/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_LPSLEEP/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/PWR/PWR_LPSLEEP/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/DAC/DAC_SimpleConversion/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/DAC/DAC_SimpleConversion/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/DAC/DAC_SimpleConversion/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/DAC/DAC_SignalsGeneration/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/DAC/DAC_SignalsGeneration/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/DAC/DAC_SignalsGeneration/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Tamper/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Tamper/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Tamper/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Calendar/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Calendar/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Calendar/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_LSI/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_LSI/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_LSI/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_TimeStamp/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_TimeStamp/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_TimeStamp/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,746
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Alarm_DualCore/MDK-ARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; Security Interrupt controller illegal access Interrupts DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD RTC_LSECSS_IRQHandler ; RTC Wakeup + RTC Tamper and TimeStamp + RTC Alarms (A & B) + SSR Underflow and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC1 and FLASH and CPU1 M4 SEV Interrupts DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupts DCD EXTI3_2_IRQHandler ; XTI Line 3:2 Interrupts DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupts DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupts DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupts DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4, 5, 6, 7 Interrupts DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 global Interrupt DCD TIM1_IRQHandler ; TIM1 Interrupt DCD TIM2_IRQHandler ; TIM2 Interrupt DCD TIM16_IRQHandler ; TIM16 Interrupt DCD TIM17_IRQHandler ; TIM17 Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupts DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupts DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupts DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT TZIC_ILA_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT RTC_LSECSS_IRQHandler [WEAK] EXPORT RCC_FLASH_C1SEV_IRQHandler [WEAK] EXPORT EXTI1_0_IRQHandler [WEAK] EXPORT EXTI3_2_IRQHandler [WEAK] EXPORT EXTI15_4_IRQHandler [WEAK] EXPORT ADC_COMP_DAC_IRQHandler [WEAK] EXPORT DMA1_Channel1_2_3_IRQHandler [WEAK] EXPORT DMA1_Channel4_5_6_7_IRQHandler [WEAK] EXPORT DMA2_DMAMUX1_OVR_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT TIM1_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT IPCC_C2_RX_C2_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT AES_PKA_IRQHandler [WEAK] EXPORT I2C1_IRQHandler [WEAK] EXPORT I2C2_IRQHandler [WEAK] EXPORT I2C3_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] TZIC_ILA_IRQHandler PVD_PVM_IRQHandler RTC_LSECSS_IRQHandler RCC_FLASH_C1SEV_IRQHandler EXTI1_0_IRQHandler EXTI3_2_IRQHandler EXTI15_4_IRQHandler ADC_COMP_DAC_IRQHandler DMA1_Channel1_2_3_IRQHandler DMA1_Channel4_5_6_7_IRQHandler DMA2_DMAMUX1_OVR_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler LPTIM3_IRQHandler TIM1_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler IPCC_C2_RX_C2_TX_IRQHandler HSEM_IRQHandler RNG_IRQHandler AES_PKA_IRQHandler I2C1_IRQHandler I2C2_IRQHandler I2C3_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler SUBGHZSPI_IRQHandler SUBGHZ_Radio_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Alarm_DualCore/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
11,085
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Alarm_DualCore/EWARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : MO+ core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; TZIC ILA Interrupt DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD RTC_LSECSS_IRQHandler ; RTC Wakeup, Tamper, TimeStamp, RTC Alarms (A & B) and RTC SSRU Interrupts and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC and FLASH and CPU1 M4 SEV Interrupt DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupt DCD EXTI3_2_IRQHandler ; EXTI Line 3:2 Interrupt DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupt DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupt DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupt DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4,5,6,7 Interrupt DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD TIM1_IRQHandler ; TIM1 Global Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupt DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupt DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK TZIC_ILA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TZIC_ILA_IRQHandler B TZIC_ILA_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK RTC_LSECSS_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_LSECSS_IRQHandler B RTC_LSECSS_IRQHandler PUBWEAK RCC_FLASH_C1SEV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_FLASH_C1SEV_IRQHandler B RCC_FLASH_C1SEV_IRQHandler PUBWEAK EXTI1_0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_0_IRQHandler B EXTI1_0_IRQHandler PUBWEAK EXTI3_2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_2_IRQHandler B EXTI3_2_IRQHandler PUBWEAK EXTI15_4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_4_IRQHandler B EXTI15_4_IRQHandler PUBWEAK ADC_COMP_DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_COMP_DAC_IRQHandler B ADC_COMP_DAC_IRQHandler PUBWEAK DMA1_Channel1_2_3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_2_3_IRQHandler B DMA1_Channel1_2_3_IRQHandler PUBWEAK DMA1_Channel4_5_6_7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_5_6_7_IRQHandler B DMA1_Channel4_5_6_7_IRQHandler PUBWEAK DMA2_DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_DMAMUX1_OVR_IRQHandler B DMA2_DMAMUX1_OVR_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK TIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_IRQHandler B TIM1_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK IPCC_C2_RX_C2_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C2_RX_C2_TX_IRQHandler B IPCC_C2_RX_C2_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK AES_PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_PKA_IRQHandler B AES_PKA_IRQHandler PUBWEAK LCD_802_1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LCD_802_1_IRQHandler B LCD_802_1_IRQHandler PUBWEAK I2C1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_IRQHandler B I2C1_IRQHandler PUBWEAK I2C2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_IRQHandler B I2C2_IRQHandler PUBWEAK I2C3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_IRQHandler B I2C3_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Alarm_DualCore/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Alarm_DualCore/STM32CubeIDE/CM4/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,487
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Alarm_DualCore/STM32CubeIDE/CM0PLUS/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm0plus.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M0+ vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M0+ processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m0plus .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M0+ vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word 0 .word 0 .word PendSV_Handler .word SysTick_Handler .word TZIC_ILA_IRQHandler /* TZIC ILA Interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word RTC_LSECSS_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RCC_FLASH_C1SEV_IRQHandler /* RCC and FLASH and CPU1 M4 SEV Interrupt */ .word EXTI1_0_IRQHandler /* EXTI Line 1:0 Interrupt */ .word EXTI3_2_IRQHandler /* EXTI Line 3:2 Interrupt */ .word EXTI15_4_IRQHandler /* EXTI Line 15:4 interrupt */ .word ADC_COMP_DAC_IRQHandler /* ADC, COMP1, COMP2, DAC Interrupt */ .word DMA1_Channel1_2_3_IRQHandler /* DMA1 Channel 1 to 3 Interrupt */ .word DMA1_Channel4_5_6_7_IRQHandler /* DMA1 Channels 4,5,6,7 Interrupt */ .word DMA2_DMAMUX1_OVR_IRQHandler /* DMA2 Channels[1..7] and DMAMUX Overrun Interrupts */ .word LPTIM1_IRQHandler /* LPTIM1 Global Interrupt */ .word LPTIM2_IRQHandler /* LPTIM2 Global Interrupt */ .word LPTIM3_IRQHandler /* LPTIM3 Global Interrupt */ .word TIM1_IRQHandler /* TIM1 Global Interrupt */ .word TIM2_IRQHandler /* TIM2 Global Interrupt */ .word TIM16_IRQHandler /* TIM16 Global Interrupt */ .word TIM17_IRQHandler /* TIM17 Global Interrupt */ .word IPCC_C2_RX_C2_TX_IRQHandler /* IPCC RX Occupied and TX Free Interrupt Interrupt */ .word HSEM_IRQHandler /* Semaphore Interrupt */ .word RNG_IRQHandler /* RNG Interrupt */ .word AES_PKA_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word I2C1_IRQHandler /* I2C1 Event and Error Interrupt */ .word I2C2_IRQHandler /* I2C2 Event and Error Interrupt */ .word I2C3_IRQHandler /* I2C3 Event and Error Interrupt */ .word SPI1_IRQHandler /* SPI1 Interrupt */ .word SPI2_IRQHandler /* SPI2 Interrupt */ .word USART1_IRQHandler /* USART1 Interrupt */ .word USART2_IRQHandler /* USART2 Interrupt */ .word LPUART1_IRQHandler /* LPUART1 Interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI Interrupt */ .word SUBGHZ_Radio_IRQHandler /* SUBGHZ Radio Interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak TZIC_ILA_IRQHandler .thumb_set TZIC_ILA_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak RTC_LSECSS_IRQHandler .thumb_set RTC_LSECSS_IRQHandler,Default_Handler .weak RCC_FLASH_C1SEV_IRQHandler .thumb_set RCC_FLASH_C1SEV_IRQHandler,Default_Handler .weak EXTI1_0_IRQHandler .thumb_set EXTI1_0_IRQHandler,Default_Handler .weak EXTI3_2_IRQHandler .thumb_set EXTI3_2_IRQHandler,Default_Handler .weak EXTI15_4_IRQHandler .thumb_set EXTI15_4_IRQHandler,Default_Handler .weak ADC_COMP_DAC_IRQHandler .thumb_set ADC_COMP_DAC_IRQHandler,Default_Handler .weak DMA1_Channel1_2_3_IRQHandler .thumb_set DMA1_Channel1_2_3_IRQHandler,Default_Handler .weak DMA1_Channel4_5_6_7_IRQHandler .thumb_set DMA1_Channel4_5_6_7_IRQHandler,Default_Handler .weak DMA2_DMAMUX1_OVR_IRQHandler .thumb_set DMA2_DMAMUX1_OVR_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak TIM1_IRQHandler .thumb_set TIM1_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak IPCC_C2_RX_C2_TX_IRQHandler .thumb_set IPCC_C2_RX_C2_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak AES_PKA_IRQHandler .thumb_set AES_PKA_IRQHandler,Default_Handler .weak I2C1_IRQHandler .thumb_set I2C1_IRQHandler,Default_Handler .weak I2C2_IRQHandler .thumb_set I2C2_IRQHandler,Default_Handler .weak I2C3_IRQHandler .thumb_set I2C3_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Alarm/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Alarm/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Alarm/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Binary/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Binary/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/RTC/RTC_Binary/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_ComPolling/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_ComPolling/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_ComPolling/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_RestartAdvComIT/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_RestartAdvComIT/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_RestartAdvComIT/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_WakeUpFromStop2/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_WakeUpFromStop2/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_WakeUpFromStop2/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_WakeUpFromStop/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_WakeUpFromStop/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_WakeUpFromStop/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_RestartComIT/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_RestartComIT/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_RestartComIT/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_ComDMA/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_ComDMA/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_ComDMA/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_ComIT/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_ComIT/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/I2C/I2C_TwoBoards_ComIT/STM32CubeIDE/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,746
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_PeripheralProtection_DualCore/MDK-ARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; Security Interrupt controller illegal access Interrupts DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD RTC_LSECSS_IRQHandler ; RTC Wakeup + RTC Tamper and TimeStamp + RTC Alarms (A & B) + SSR Underflow and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC1 and FLASH and CPU1 M4 SEV Interrupts DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupts DCD EXTI3_2_IRQHandler ; XTI Line 3:2 Interrupts DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupts DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupts DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupts DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4, 5, 6, 7 Interrupts DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 global Interrupt DCD TIM1_IRQHandler ; TIM1 Interrupt DCD TIM2_IRQHandler ; TIM2 Interrupt DCD TIM16_IRQHandler ; TIM16 Interrupt DCD TIM17_IRQHandler ; TIM17 Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupts DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupts DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupts DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT TZIC_ILA_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT RTC_LSECSS_IRQHandler [WEAK] EXPORT RCC_FLASH_C1SEV_IRQHandler [WEAK] EXPORT EXTI1_0_IRQHandler [WEAK] EXPORT EXTI3_2_IRQHandler [WEAK] EXPORT EXTI15_4_IRQHandler [WEAK] EXPORT ADC_COMP_DAC_IRQHandler [WEAK] EXPORT DMA1_Channel1_2_3_IRQHandler [WEAK] EXPORT DMA1_Channel4_5_6_7_IRQHandler [WEAK] EXPORT DMA2_DMAMUX1_OVR_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT TIM1_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT IPCC_C2_RX_C2_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT AES_PKA_IRQHandler [WEAK] EXPORT I2C1_IRQHandler [WEAK] EXPORT I2C2_IRQHandler [WEAK] EXPORT I2C3_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] TZIC_ILA_IRQHandler PVD_PVM_IRQHandler RTC_LSECSS_IRQHandler RCC_FLASH_C1SEV_IRQHandler EXTI1_0_IRQHandler EXTI3_2_IRQHandler EXTI15_4_IRQHandler ADC_COMP_DAC_IRQHandler DMA1_Channel1_2_3_IRQHandler DMA1_Channel4_5_6_7_IRQHandler DMA2_DMAMUX1_OVR_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler LPTIM3_IRQHandler TIM1_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler IPCC_C2_RX_C2_TX_IRQHandler HSEM_IRQHandler RNG_IRQHandler AES_PKA_IRQHandler I2C1_IRQHandler I2C2_IRQHandler I2C3_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler SUBGHZSPI_IRQHandler SUBGHZ_Radio_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_PeripheralProtection_DualCore/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
11,085
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_PeripheralProtection_DualCore/EWARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : MO+ core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; TZIC ILA Interrupt DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD RTC_LSECSS_IRQHandler ; RTC Wakeup, Tamper, TimeStamp, RTC Alarms (A & B) and RTC SSRU Interrupts and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC and FLASH and CPU1 M4 SEV Interrupt DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupt DCD EXTI3_2_IRQHandler ; EXTI Line 3:2 Interrupt DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupt DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupt DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupt DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4,5,6,7 Interrupt DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD TIM1_IRQHandler ; TIM1 Global Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupt DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupt DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK TZIC_ILA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TZIC_ILA_IRQHandler B TZIC_ILA_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK RTC_LSECSS_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_LSECSS_IRQHandler B RTC_LSECSS_IRQHandler PUBWEAK RCC_FLASH_C1SEV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_FLASH_C1SEV_IRQHandler B RCC_FLASH_C1SEV_IRQHandler PUBWEAK EXTI1_0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_0_IRQHandler B EXTI1_0_IRQHandler PUBWEAK EXTI3_2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_2_IRQHandler B EXTI3_2_IRQHandler PUBWEAK EXTI15_4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_4_IRQHandler B EXTI15_4_IRQHandler PUBWEAK ADC_COMP_DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_COMP_DAC_IRQHandler B ADC_COMP_DAC_IRQHandler PUBWEAK DMA1_Channel1_2_3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_2_3_IRQHandler B DMA1_Channel1_2_3_IRQHandler PUBWEAK DMA1_Channel4_5_6_7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_5_6_7_IRQHandler B DMA1_Channel4_5_6_7_IRQHandler PUBWEAK DMA2_DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_DMAMUX1_OVR_IRQHandler B DMA2_DMAMUX1_OVR_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK TIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_IRQHandler B TIM1_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK IPCC_C2_RX_C2_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C2_RX_C2_TX_IRQHandler B IPCC_C2_RX_C2_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK AES_PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_PKA_IRQHandler B AES_PKA_IRQHandler PUBWEAK LCD_802_1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LCD_802_1_IRQHandler B LCD_802_1_IRQHandler PUBWEAK I2C1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_IRQHandler B I2C1_IRQHandler PUBWEAK I2C2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_IRQHandler B I2C2_IRQHandler PUBWEAK I2C3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_IRQHandler B I2C3_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_PeripheralProtection_DualCore/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_PeripheralProtection_DualCore/STM32CubeIDE/CM4/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,487
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_PeripheralProtection_DualCore/STM32CubeIDE/CM0PLUS/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm0plus.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M0+ vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M0+ processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m0plus .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M0+ vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word 0 .word 0 .word PendSV_Handler .word SysTick_Handler .word TZIC_ILA_IRQHandler /* TZIC ILA Interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word RTC_LSECSS_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RCC_FLASH_C1SEV_IRQHandler /* RCC and FLASH and CPU1 M4 SEV Interrupt */ .word EXTI1_0_IRQHandler /* EXTI Line 1:0 Interrupt */ .word EXTI3_2_IRQHandler /* EXTI Line 3:2 Interrupt */ .word EXTI15_4_IRQHandler /* EXTI Line 15:4 interrupt */ .word ADC_COMP_DAC_IRQHandler /* ADC, COMP1, COMP2, DAC Interrupt */ .word DMA1_Channel1_2_3_IRQHandler /* DMA1 Channel 1 to 3 Interrupt */ .word DMA1_Channel4_5_6_7_IRQHandler /* DMA1 Channels 4,5,6,7 Interrupt */ .word DMA2_DMAMUX1_OVR_IRQHandler /* DMA2 Channels[1..7] and DMAMUX Overrun Interrupts */ .word LPTIM1_IRQHandler /* LPTIM1 Global Interrupt */ .word LPTIM2_IRQHandler /* LPTIM2 Global Interrupt */ .word LPTIM3_IRQHandler /* LPTIM3 Global Interrupt */ .word TIM1_IRQHandler /* TIM1 Global Interrupt */ .word TIM2_IRQHandler /* TIM2 Global Interrupt */ .word TIM16_IRQHandler /* TIM16 Global Interrupt */ .word TIM17_IRQHandler /* TIM17 Global Interrupt */ .word IPCC_C2_RX_C2_TX_IRQHandler /* IPCC RX Occupied and TX Free Interrupt Interrupt */ .word HSEM_IRQHandler /* Semaphore Interrupt */ .word RNG_IRQHandler /* RNG Interrupt */ .word AES_PKA_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word I2C1_IRQHandler /* I2C1 Event and Error Interrupt */ .word I2C2_IRQHandler /* I2C2 Event and Error Interrupt */ .word I2C3_IRQHandler /* I2C3 Event and Error Interrupt */ .word SPI1_IRQHandler /* SPI1 Interrupt */ .word SPI2_IRQHandler /* SPI2 Interrupt */ .word USART1_IRQHandler /* USART1 Interrupt */ .word USART2_IRQHandler /* USART2 Interrupt */ .word LPUART1_IRQHandler /* LPUART1 Interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI Interrupt */ .word SUBGHZ_Radio_IRQHandler /* SUBGHZ Radio Interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak TZIC_ILA_IRQHandler .thumb_set TZIC_ILA_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak RTC_LSECSS_IRQHandler .thumb_set RTC_LSECSS_IRQHandler,Default_Handler .weak RCC_FLASH_C1SEV_IRQHandler .thumb_set RCC_FLASH_C1SEV_IRQHandler,Default_Handler .weak EXTI1_0_IRQHandler .thumb_set EXTI1_0_IRQHandler,Default_Handler .weak EXTI3_2_IRQHandler .thumb_set EXTI3_2_IRQHandler,Default_Handler .weak EXTI15_4_IRQHandler .thumb_set EXTI15_4_IRQHandler,Default_Handler .weak ADC_COMP_DAC_IRQHandler .thumb_set ADC_COMP_DAC_IRQHandler,Default_Handler .weak DMA1_Channel1_2_3_IRQHandler .thumb_set DMA1_Channel1_2_3_IRQHandler,Default_Handler .weak DMA1_Channel4_5_6_7_IRQHandler .thumb_set DMA1_Channel4_5_6_7_IRQHandler,Default_Handler .weak DMA2_DMAMUX1_OVR_IRQHandler .thumb_set DMA2_DMAMUX1_OVR_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak TIM1_IRQHandler .thumb_set TIM1_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak IPCC_C2_RX_C2_TX_IRQHandler .thumb_set IPCC_C2_RX_C2_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak AES_PKA_IRQHandler .thumb_set AES_PKA_IRQHandler,Default_Handler .weak I2C1_IRQHandler .thumb_set I2C1_IRQHandler,Default_Handler .weak I2C2_IRQHandler .thumb_set I2C2_IRQHandler,Default_Handler .weak I2C3_IRQHandler .thumb_set I2C3_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,746
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_MemoryWatermarkProtection_DualCore/MDK-ARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; Security Interrupt controller illegal access Interrupts DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD RTC_LSECSS_IRQHandler ; RTC Wakeup + RTC Tamper and TimeStamp + RTC Alarms (A & B) + SSR Underflow and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC1 and FLASH and CPU1 M4 SEV Interrupts DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupts DCD EXTI3_2_IRQHandler ; XTI Line 3:2 Interrupts DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupts DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupts DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupts DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4, 5, 6, 7 Interrupts DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 global Interrupt DCD TIM1_IRQHandler ; TIM1 Interrupt DCD TIM2_IRQHandler ; TIM2 Interrupt DCD TIM16_IRQHandler ; TIM16 Interrupt DCD TIM17_IRQHandler ; TIM17 Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupts DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupts DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupts DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT TZIC_ILA_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT RTC_LSECSS_IRQHandler [WEAK] EXPORT RCC_FLASH_C1SEV_IRQHandler [WEAK] EXPORT EXTI1_0_IRQHandler [WEAK] EXPORT EXTI3_2_IRQHandler [WEAK] EXPORT EXTI15_4_IRQHandler [WEAK] EXPORT ADC_COMP_DAC_IRQHandler [WEAK] EXPORT DMA1_Channel1_2_3_IRQHandler [WEAK] EXPORT DMA1_Channel4_5_6_7_IRQHandler [WEAK] EXPORT DMA2_DMAMUX1_OVR_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT TIM1_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT IPCC_C2_RX_C2_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT AES_PKA_IRQHandler [WEAK] EXPORT I2C1_IRQHandler [WEAK] EXPORT I2C2_IRQHandler [WEAK] EXPORT I2C3_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] TZIC_ILA_IRQHandler PVD_PVM_IRQHandler RTC_LSECSS_IRQHandler RCC_FLASH_C1SEV_IRQHandler EXTI1_0_IRQHandler EXTI3_2_IRQHandler EXTI15_4_IRQHandler ADC_COMP_DAC_IRQHandler DMA1_Channel1_2_3_IRQHandler DMA1_Channel4_5_6_7_IRQHandler DMA2_DMAMUX1_OVR_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler LPTIM3_IRQHandler TIM1_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler IPCC_C2_RX_C2_TX_IRQHandler HSEM_IRQHandler RNG_IRQHandler AES_PKA_IRQHandler I2C1_IRQHandler I2C2_IRQHandler I2C3_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler SUBGHZSPI_IRQHandler SUBGHZ_Radio_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_MemoryWatermarkProtection_DualCore/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
11,085
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_MemoryWatermarkProtection_DualCore/EWARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : MO+ core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; TZIC ILA Interrupt DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD RTC_LSECSS_IRQHandler ; RTC Wakeup, Tamper, TimeStamp, RTC Alarms (A & B) and RTC SSRU Interrupts and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC and FLASH and CPU1 M4 SEV Interrupt DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupt DCD EXTI3_2_IRQHandler ; EXTI Line 3:2 Interrupt DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupt DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupt DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupt DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4,5,6,7 Interrupt DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD TIM1_IRQHandler ; TIM1 Global Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupt DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupt DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK TZIC_ILA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TZIC_ILA_IRQHandler B TZIC_ILA_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK RTC_LSECSS_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_LSECSS_IRQHandler B RTC_LSECSS_IRQHandler PUBWEAK RCC_FLASH_C1SEV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_FLASH_C1SEV_IRQHandler B RCC_FLASH_C1SEV_IRQHandler PUBWEAK EXTI1_0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_0_IRQHandler B EXTI1_0_IRQHandler PUBWEAK EXTI3_2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_2_IRQHandler B EXTI3_2_IRQHandler PUBWEAK EXTI15_4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_4_IRQHandler B EXTI15_4_IRQHandler PUBWEAK ADC_COMP_DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_COMP_DAC_IRQHandler B ADC_COMP_DAC_IRQHandler PUBWEAK DMA1_Channel1_2_3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_2_3_IRQHandler B DMA1_Channel1_2_3_IRQHandler PUBWEAK DMA1_Channel4_5_6_7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_5_6_7_IRQHandler B DMA1_Channel4_5_6_7_IRQHandler PUBWEAK DMA2_DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_DMAMUX1_OVR_IRQHandler B DMA2_DMAMUX1_OVR_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK TIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_IRQHandler B TIM1_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK IPCC_C2_RX_C2_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C2_RX_C2_TX_IRQHandler B IPCC_C2_RX_C2_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK AES_PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_PKA_IRQHandler B AES_PKA_IRQHandler PUBWEAK LCD_802_1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LCD_802_1_IRQHandler B LCD_802_1_IRQHandler PUBWEAK I2C1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_IRQHandler B I2C1_IRQHandler PUBWEAK I2C2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_IRQHandler B I2C2_IRQHandler PUBWEAK I2C3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_IRQHandler B I2C3_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_MemoryWatermarkProtection_DualCore/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_MemoryWatermarkProtection_DualCore/STM32CubeIDE/CM4/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,487
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_MemoryWatermarkProtection_DualCore/STM32CubeIDE/CM0PLUS/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm0plus.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M0+ vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M0+ processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m0plus .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M0+ vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word 0 .word 0 .word PendSV_Handler .word SysTick_Handler .word TZIC_ILA_IRQHandler /* TZIC ILA Interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word RTC_LSECSS_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RCC_FLASH_C1SEV_IRQHandler /* RCC and FLASH and CPU1 M4 SEV Interrupt */ .word EXTI1_0_IRQHandler /* EXTI Line 1:0 Interrupt */ .word EXTI3_2_IRQHandler /* EXTI Line 3:2 Interrupt */ .word EXTI15_4_IRQHandler /* EXTI Line 15:4 interrupt */ .word ADC_COMP_DAC_IRQHandler /* ADC, COMP1, COMP2, DAC Interrupt */ .word DMA1_Channel1_2_3_IRQHandler /* DMA1 Channel 1 to 3 Interrupt */ .word DMA1_Channel4_5_6_7_IRQHandler /* DMA1 Channels 4,5,6,7 Interrupt */ .word DMA2_DMAMUX1_OVR_IRQHandler /* DMA2 Channels[1..7] and DMAMUX Overrun Interrupts */ .word LPTIM1_IRQHandler /* LPTIM1 Global Interrupt */ .word LPTIM2_IRQHandler /* LPTIM2 Global Interrupt */ .word LPTIM3_IRQHandler /* LPTIM3 Global Interrupt */ .word TIM1_IRQHandler /* TIM1 Global Interrupt */ .word TIM2_IRQHandler /* TIM2 Global Interrupt */ .word TIM16_IRQHandler /* TIM16 Global Interrupt */ .word TIM17_IRQHandler /* TIM17 Global Interrupt */ .word IPCC_C2_RX_C2_TX_IRQHandler /* IPCC RX Occupied and TX Free Interrupt Interrupt */ .word HSEM_IRQHandler /* Semaphore Interrupt */ .word RNG_IRQHandler /* RNG Interrupt */ .word AES_PKA_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word I2C1_IRQHandler /* I2C1 Event and Error Interrupt */ .word I2C2_IRQHandler /* I2C2 Event and Error Interrupt */ .word I2C3_IRQHandler /* I2C3 Event and Error Interrupt */ .word SPI1_IRQHandler /* SPI1 Interrupt */ .word SPI2_IRQHandler /* SPI2 Interrupt */ .word USART1_IRQHandler /* USART1 Interrupt */ .word USART2_IRQHandler /* USART2 Interrupt */ .word LPUART1_IRQHandler /* LPUART1 Interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI Interrupt */ .word SUBGHZ_Radio_IRQHandler /* SUBGHZ Radio Interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak TZIC_ILA_IRQHandler .thumb_set TZIC_ILA_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak RTC_LSECSS_IRQHandler .thumb_set RTC_LSECSS_IRQHandler,Default_Handler .weak RCC_FLASH_C1SEV_IRQHandler .thumb_set RCC_FLASH_C1SEV_IRQHandler,Default_Handler .weak EXTI1_0_IRQHandler .thumb_set EXTI1_0_IRQHandler,Default_Handler .weak EXTI3_2_IRQHandler .thumb_set EXTI3_2_IRQHandler,Default_Handler .weak EXTI15_4_IRQHandler .thumb_set EXTI15_4_IRQHandler,Default_Handler .weak ADC_COMP_DAC_IRQHandler .thumb_set ADC_COMP_DAC_IRQHandler,Default_Handler .weak DMA1_Channel1_2_3_IRQHandler .thumb_set DMA1_Channel1_2_3_IRQHandler,Default_Handler .weak DMA1_Channel4_5_6_7_IRQHandler .thumb_set DMA1_Channel4_5_6_7_IRQHandler,Default_Handler .weak DMA2_DMAMUX1_OVR_IRQHandler .thumb_set DMA2_DMAMUX1_OVR_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak TIM1_IRQHandler .thumb_set TIM1_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak IPCC_C2_RX_C2_TX_IRQHandler .thumb_set IPCC_C2_RX_C2_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak AES_PKA_IRQHandler .thumb_set AES_PKA_IRQHandler,Default_Handler .weak I2C1_IRQHandler .thumb_set I2C1_IRQHandler,Default_Handler .weak I2C2_IRQHandler .thumb_set I2C2_IRQHandler,Default_Handler .weak I2C3_IRQHandler .thumb_set I2C3_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,746
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_GlobalSecurityConfiguration_DualCore/MDK-ARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; Security Interrupt controller illegal access Interrupts DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD RTC_LSECSS_IRQHandler ; RTC Wakeup + RTC Tamper and TimeStamp + RTC Alarms (A & B) + SSR Underflow and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC1 and FLASH and CPU1 M4 SEV Interrupts DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupts DCD EXTI3_2_IRQHandler ; XTI Line 3:2 Interrupts DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupts DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupts DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupts DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4, 5, 6, 7 Interrupts DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 global Interrupt DCD TIM1_IRQHandler ; TIM1 Interrupt DCD TIM2_IRQHandler ; TIM2 Interrupt DCD TIM16_IRQHandler ; TIM16 Interrupt DCD TIM17_IRQHandler ; TIM17 Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupts DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupts DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupts DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT TZIC_ILA_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT RTC_LSECSS_IRQHandler [WEAK] EXPORT RCC_FLASH_C1SEV_IRQHandler [WEAK] EXPORT EXTI1_0_IRQHandler [WEAK] EXPORT EXTI3_2_IRQHandler [WEAK] EXPORT EXTI15_4_IRQHandler [WEAK] EXPORT ADC_COMP_DAC_IRQHandler [WEAK] EXPORT DMA1_Channel1_2_3_IRQHandler [WEAK] EXPORT DMA1_Channel4_5_6_7_IRQHandler [WEAK] EXPORT DMA2_DMAMUX1_OVR_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT TIM1_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT IPCC_C2_RX_C2_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT AES_PKA_IRQHandler [WEAK] EXPORT I2C1_IRQHandler [WEAK] EXPORT I2C2_IRQHandler [WEAK] EXPORT I2C3_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] TZIC_ILA_IRQHandler PVD_PVM_IRQHandler RTC_LSECSS_IRQHandler RCC_FLASH_C1SEV_IRQHandler EXTI1_0_IRQHandler EXTI3_2_IRQHandler EXTI15_4_IRQHandler ADC_COMP_DAC_IRQHandler DMA1_Channel1_2_3_IRQHandler DMA1_Channel4_5_6_7_IRQHandler DMA2_DMAMUX1_OVR_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler LPTIM3_IRQHandler TIM1_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler IPCC_C2_RX_C2_TX_IRQHandler HSEM_IRQHandler RNG_IRQHandler AES_PKA_IRQHandler I2C1_IRQHandler I2C2_IRQHandler I2C3_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler SUBGHZSPI_IRQHandler SUBGHZ_Radio_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,412
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_GlobalSecurityConfiguration_DualCore/MDK-ARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : STM32WL55xx devices vector table for MDK-ARM toolchain. ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == Reset_Handler ;* - Set the vector table entries with the exceptions ISR address ;* - Branches to __main in the C library (which eventually ;* calls main()). ;* After Reset the CortexM4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;* <<< Use Configuration Wizard in Context Menu >>> ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; Amount of memory (in bytes) allocated for Stack ; Tailor this value to your application needs ; <h> Stack Configuration ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Stack_Size EQU 0x400 AREA STACK, NOINIT, READWRITE, ALIGN=3 Stack_Mem SPACE Stack_Size __initial_sp ; <h> Heap Configuration ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8> ; </h> Heap_Size EQU 0x200 AREA HEAP, NOINIT, READWRITE, ALIGN=3 __heap_base Heap_Mem SPACE Heap_Size __heap_limit PRESERVE8 THUMB ; Vector Table Mapped to Address 0 at Reset AREA RESET, DATA, READONLY EXPORT __Vectors EXPORT __Vectors_End EXPORT __Vectors_Size __Vectors DCD __initial_sp ; Top of Stack DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM detector DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSR Underflow Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV and PWR CPU M0+ HOLD wakeup Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupts DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines1[15:10 ]Interrupts DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt __Vectors_End __Vectors_Size EQU __Vectors_End - __Vectors AREA |.text|, CODE, READONLY ; Reset handler Reset_Handler PROC EXPORT Reset_Handler [WEAK] IMPORT SystemInit IMPORT __main LDR R0, =SystemInit BLX R0 LDR R0, =__main BX R0 ENDP ; Dummy Exception Handlers (infinite loops which can be modified) NMI_Handler PROC EXPORT NMI_Handler [WEAK] B . ENDP HardFault_Handler\ PROC EXPORT HardFault_Handler [WEAK] B . ENDP MemManage_Handler\ PROC EXPORT MemManage_Handler [WEAK] B . ENDP BusFault_Handler\ PROC EXPORT BusFault_Handler [WEAK] B . ENDP UsageFault_Handler\ PROC EXPORT UsageFault_Handler [WEAK] B . ENDP SVC_Handler PROC EXPORT SVC_Handler [WEAK] B . ENDP DebugMon_Handler\ PROC EXPORT DebugMon_Handler [WEAK] B . ENDP PendSV_Handler PROC EXPORT PendSV_Handler [WEAK] B . ENDP SysTick_Handler PROC EXPORT SysTick_Handler [WEAK] B . ENDP Default_Handler PROC EXPORT WWDG_IRQHandler [WEAK] EXPORT PVD_PVM_IRQHandler [WEAK] EXPORT TAMP_STAMP_LSECSS_SSRU_IRQHandler [WEAK] EXPORT RTC_WKUP_IRQHandler [WEAK] EXPORT FLASH_IRQHandler [WEAK] EXPORT RCC_IRQHandler [WEAK] EXPORT EXTI0_IRQHandler [WEAK] EXPORT EXTI1_IRQHandler [WEAK] EXPORT EXTI2_IRQHandler [WEAK] EXPORT EXTI3_IRQHandler [WEAK] EXPORT EXTI4_IRQHandler [WEAK] EXPORT DMA1_Channel1_IRQHandler [WEAK] EXPORT DMA1_Channel2_IRQHandler [WEAK] EXPORT DMA1_Channel3_IRQHandler [WEAK] EXPORT DMA1_Channel4_IRQHandler [WEAK] EXPORT DMA1_Channel5_IRQHandler [WEAK] EXPORT DMA1_Channel6_IRQHandler [WEAK] EXPORT DMA1_Channel7_IRQHandler [WEAK] EXPORT ADC_IRQHandler [WEAK] EXPORT DAC_IRQHandler [WEAK] EXPORT C2SEV_PWR_C2H_IRQHandler [WEAK] EXPORT COMP_IRQHandler [WEAK] EXPORT EXTI9_5_IRQHandler [WEAK] EXPORT TIM1_BRK_IRQHandler [WEAK] EXPORT TIM1_UP_IRQHandler [WEAK] EXPORT TIM1_TRG_COM_IRQHandler [WEAK] EXPORT TIM1_CC_IRQHandler [WEAK] EXPORT TIM2_IRQHandler [WEAK] EXPORT TIM16_IRQHandler [WEAK] EXPORT TIM17_IRQHandler [WEAK] EXPORT I2C1_EV_IRQHandler [WEAK] EXPORT I2C1_ER_IRQHandler [WEAK] EXPORT I2C2_EV_IRQHandler [WEAK] EXPORT I2C2_ER_IRQHandler [WEAK] EXPORT SPI1_IRQHandler [WEAK] EXPORT SPI2_IRQHandler [WEAK] EXPORT USART1_IRQHandler [WEAK] EXPORT USART2_IRQHandler [WEAK] EXPORT LPUART1_IRQHandler [WEAK] EXPORT LPTIM1_IRQHandler [WEAK] EXPORT LPTIM2_IRQHandler [WEAK] EXPORT EXTI15_10_IRQHandler [WEAK] EXPORT RTC_Alarm_IRQHandler [WEAK] EXPORT LPTIM3_IRQHandler [WEAK] EXPORT SUBGHZSPI_IRQHandler [WEAK] EXPORT IPCC_C1_RX_IRQHandler [WEAK] EXPORT IPCC_C1_TX_IRQHandler [WEAK] EXPORT HSEM_IRQHandler [WEAK] EXPORT I2C3_EV_IRQHandler [WEAK] EXPORT I2C3_ER_IRQHandler [WEAK] EXPORT SUBGHZ_Radio_IRQHandler [WEAK] EXPORT AES_IRQHandler [WEAK] EXPORT RNG_IRQHandler [WEAK] EXPORT PKA_IRQHandler [WEAK] EXPORT DMA2_Channel1_IRQHandler [WEAK] EXPORT DMA2_Channel2_IRQHandler [WEAK] EXPORT DMA2_Channel3_IRQHandler [WEAK] EXPORT DMA2_Channel4_IRQHandler [WEAK] EXPORT DMA2_Channel5_IRQHandler [WEAK] EXPORT DMA2_Channel6_IRQHandler [WEAK] EXPORT DMA2_Channel7_IRQHandler [WEAK] EXPORT DMAMUX1_OVR_IRQHandler [WEAK] WWDG_IRQHandler PVD_PVM_IRQHandler TAMP_STAMP_LSECSS_SSRU_IRQHandler RTC_WKUP_IRQHandler FLASH_IRQHandler RCC_IRQHandler EXTI0_IRQHandler EXTI1_IRQHandler EXTI2_IRQHandler EXTI3_IRQHandler EXTI4_IRQHandler DMA1_Channel1_IRQHandler DMA1_Channel2_IRQHandler DMA1_Channel3_IRQHandler DMA1_Channel4_IRQHandler DMA1_Channel5_IRQHandler DMA1_Channel6_IRQHandler DMA1_Channel7_IRQHandler ADC_IRQHandler DAC_IRQHandler C2SEV_PWR_C2H_IRQHandler COMP_IRQHandler EXTI9_5_IRQHandler TIM1_BRK_IRQHandler TIM1_UP_IRQHandler TIM1_TRG_COM_IRQHandler TIM1_CC_IRQHandler TIM2_IRQHandler TIM16_IRQHandler TIM17_IRQHandler I2C1_EV_IRQHandler I2C1_ER_IRQHandler I2C2_EV_IRQHandler I2C2_ER_IRQHandler SPI1_IRQHandler SPI2_IRQHandler USART1_IRQHandler USART2_IRQHandler LPUART1_IRQHandler LPTIM1_IRQHandler LPTIM2_IRQHandler EXTI15_10_IRQHandler RTC_Alarm_IRQHandler LPTIM3_IRQHandler SUBGHZSPI_IRQHandler IPCC_C1_RX_IRQHandler IPCC_C1_TX_IRQHandler HSEM_IRQHandler I2C3_EV_IRQHandler I2C3_ER_IRQHandler SUBGHZ_Radio_IRQHandler AES_IRQHandler RNG_IRQHandler PKA_IRQHandler DMA2_Channel1_IRQHandler DMA2_Channel2_IRQHandler DMA2_Channel3_IRQHandler DMA2_Channel4_IRQHandler DMA2_Channel5_IRQHandler DMA2_Channel6_IRQHandler DMA2_Channel7_IRQHandler DMAMUX1_OVR_IRQHandler B . ENDP ALIGN ;******************************************************************************* ; User Stack and Heap initialization ;******************************************************************************* IF :DEF:__MICROLIB EXPORT __initial_sp EXPORT __heap_base EXPORT __heap_limit ELSE IMPORT __use_two_region_memory EXPORT __user_initial_stackheap __user_initial_stackheap LDR R0, = Heap_Mem LDR R1, =(Stack_Mem + Stack_Size) LDR R2, = (Heap_Mem + Heap_Size) LDR R3, = Stack_Mem BX LR ALIGN ENDIF END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
11,085
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_GlobalSecurityConfiguration_DualCore/EWARM/startup_stm32wl55xx_cm0plus.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm0plus.s ;* Author : MCD Application Team ;* Description : MO+ core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M0+ processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD TZIC_ILA_IRQHandler ; TZIC ILA Interrupt DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD RTC_LSECSS_IRQHandler ; RTC Wakeup, Tamper, TimeStamp, RTC Alarms (A & B) and RTC SSRU Interrupts and LSECSS Interrupts DCD RCC_FLASH_C1SEV_IRQHandler ; RCC and FLASH and CPU1 M4 SEV Interrupt DCD EXTI1_0_IRQHandler ; EXTI Line 1:0 Interrupt DCD EXTI3_2_IRQHandler ; EXTI Line 3:2 Interrupt DCD EXTI15_4_IRQHandler ; EXTI Line 15:4 interrupt DCD ADC_COMP_DAC_IRQHandler ; ADC, COMP1, COMP2, DAC Interrupt DCD DMA1_Channel1_2_3_IRQHandler ; DMA1 Channel 1 to 3 Interrupt DCD DMA1_Channel4_5_6_7_IRQHandler ; DMA1 Channels 4,5,6,7 Interrupt DCD DMA2_DMAMUX1_OVR_IRQHandler ; DMA2 Channels[1..7] and DMAMUX Overrun Interrupts DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD TIM1_IRQHandler ; TIM1 Global Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD IPCC_C2_RX_C2_TX_IRQHandler ; IPCC RX Occupied and TX Free Interrupt Interrupt DCD HSEM_IRQHandler ; Semaphore Interrupt DCD RNG_IRQHandler ; RNG Interrupt DCD AES_PKA_IRQHandler ; AES and PKA Interrupt DCD I2C1_IRQHandler ; I2C1 Event and Error Interrupt DCD I2C2_IRQHandler ; I2C2 Event and Error Interrupt DCD I2C3_IRQHandler ; I2C3 Event and Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK TZIC_ILA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TZIC_ILA_IRQHandler B TZIC_ILA_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK RTC_LSECSS_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_LSECSS_IRQHandler B RTC_LSECSS_IRQHandler PUBWEAK RCC_FLASH_C1SEV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_FLASH_C1SEV_IRQHandler B RCC_FLASH_C1SEV_IRQHandler PUBWEAK EXTI1_0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_0_IRQHandler B EXTI1_0_IRQHandler PUBWEAK EXTI3_2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_2_IRQHandler B EXTI3_2_IRQHandler PUBWEAK EXTI15_4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_4_IRQHandler B EXTI15_4_IRQHandler PUBWEAK ADC_COMP_DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_COMP_DAC_IRQHandler B ADC_COMP_DAC_IRQHandler PUBWEAK DMA1_Channel1_2_3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_2_3_IRQHandler B DMA1_Channel1_2_3_IRQHandler PUBWEAK DMA1_Channel4_5_6_7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_5_6_7_IRQHandler B DMA1_Channel4_5_6_7_IRQHandler PUBWEAK DMA2_DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_DMAMUX1_OVR_IRQHandler B DMA2_DMAMUX1_OVR_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK TIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_IRQHandler B TIM1_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK IPCC_C2_RX_C2_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C2_RX_C2_TX_IRQHandler B IPCC_C2_RX_C2_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK AES_PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_PKA_IRQHandler B AES_PKA_IRQHandler PUBWEAK LCD_802_1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LCD_802_1_IRQHandler B LCD_802_1_IRQHandler PUBWEAK I2C1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_IRQHandler B I2C1_IRQHandler PUBWEAK I2C2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_IRQHandler B I2C2_IRQHandler PUBWEAK I2C3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_IRQHandler B I2C3_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
17,545
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_GlobalSecurityConfiguration_DualCore/EWARM/startup_stm32wl55xx_cm4.s
;******************************************************************************* ;* File Name : startup_stm32wl55xx_cm4.s ;* Author : MCD Application Team ;* Description : M4 core vector table of the STM32WLxxxx devices for the ;* IAR (EWARM) toolchain. ;* ;* This module performs: ;* - Set the initial SP ;* - Set the initial PC == _iar_program_start, ;* - Set the vector table entries with the exceptions ISR ;* address. ;* - Branches to main in the C library (which eventually ;* calls main()). ;* After Reset the Cortex-M4 processor is in Thread mode, ;* priority is Privileged, and the Stack is set to Main. ;******************************************************************************* ;* @attention ;* ;* Copyright (c) 2020-2021 STMicroelectronics. ;* All rights reserved. ;* ;* This software is licensed under terms that can be found in the LICENSE file ;* in the root directory of this software component. ;* If no LICENSE file comes with this software, it is provided AS-IS. ;* ;******************************************************************************** ; ; ; The modules in this file are included in the libraries, and may be replaced ; by any user-defined modules that define the PUBLIC symbol _program_start or ; a user defined start symbol. ; To override the cstartup defined in the library, simply add your modified ; version to the workbench project. ; ; The vector table is normally located at address 0. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6. ; The name "__vector_table" has special meaning for C-SPY: ; it is where the SP start value is found, and the NVIC vector ; table register (VTOR) is initialized to this address if != 0. ; ; Cortex-M version ; MODULE ?cstartup ;; Forward declaration of sections. SECTION CSTACK:DATA:NOROOT(3) SECTION .intvec:CODE:NOROOT(2) EXTERN __iar_program_start EXTERN SystemInit PUBLIC __vector_table DATA __vector_table DCD sfe(CSTACK) DCD Reset_Handler ; Reset Handler DCD NMI_Handler ; NMI Handler DCD HardFault_Handler ; Hard Fault Handler DCD MemManage_Handler ; MPU Fault Handler DCD BusFault_Handler ; Bus Fault Handler DCD UsageFault_Handler ; Usage Fault Handler DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD 0 ; Reserved DCD SVC_Handler ; SVCall Handler DCD DebugMon_Handler ; Debug Monitor Handler DCD 0 ; Reserved DCD PendSV_Handler ; PendSV Handler DCD SysTick_Handler ; SysTick Handler ; External Interrupts DCD WWDG_IRQHandler ; Window WatchDog DCD PVD_PVM_IRQHandler ; PVD and PVM Interrupt DCD TAMP_STAMP_LSECSS_SSRU_IRQHandler ; RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts DCD RTC_WKUP_IRQHandler ; RTC Wakeup Interrupt DCD FLASH_IRQHandler ; FLASH global Interrupt DCD RCC_IRQHandler ; RCC Interrupt DCD EXTI0_IRQHandler ; EXTI Line 0 Interrupt DCD EXTI1_IRQHandler ; EXTI Line 1 Interrupt DCD EXTI2_IRQHandler ; EXTI Line 2 Interrupt DCD EXTI3_IRQHandler ; EXTI Line 3 Interrupt DCD EXTI4_IRQHandler ; EXTI Line 4 Interrupt DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1 Interrupt DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2 Interrupt DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3 Interrupt DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4 Interrupt DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5 Interrupt DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6 Interrupt DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7 Interrupt DCD ADC_IRQHandler ; ADC Interrupt DCD DAC_IRQHandler ; DAC Interrupt DCD C2SEV_PWR_C2H_IRQHandler ; CPU M0+ SEV Interrupt DCD COMP_IRQHandler ; COMP1 and COMP2 Interrupts DCD EXTI9_5_IRQHandler ; EXTI Lines [9:5] Interrupt DCD TIM1_BRK_IRQHandler ; TIM1 Break Interrupt DCD TIM1_UP_IRQHandler ; TIM1 Update Interrupt DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Communication Interrupts DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare Interrupt DCD TIM2_IRQHandler ; TIM2 Global Interrupt DCD TIM16_IRQHandler ; TIM16 Global Interrupt DCD TIM17_IRQHandler ; TIM17 Global Interrupt DCD I2C1_EV_IRQHandler ; I2C1 Event Interrupt DCD I2C1_ER_IRQHandler ; I2C1 Error Interrupt DCD I2C2_EV_IRQHandler ; I2C2 Event Interrupt DCD I2C2_ER_IRQHandler ; I2C2 Error Interrupt DCD SPI1_IRQHandler ; SPI1 Interrupt DCD SPI2_IRQHandler ; SPI2 Interrupt DCD USART1_IRQHandler ; USART1 Interrupt DCD USART2_IRQHandler ; USART2 Interrupt DCD LPUART1_IRQHandler ; LPUART1 Interrupt DCD LPTIM1_IRQHandler ; LPTIM1 Global Interrupt DCD LPTIM2_IRQHandler ; LPTIM2 Global Interrupt DCD EXTI15_10_IRQHandler ; EXTI Lines [15:10] Interrupt DCD RTC_Alarm_IRQHandler ; RTC Alarms (A and B) Interrupt DCD LPTIM3_IRQHandler ; LPTIM3 Global Interrupt DCD SUBGHZSPI_IRQHandler ; SUBGHZSPI Interrupt DCD IPCC_C1_RX_IRQHandler ; IPCC CPU1 RX occupied interrupt DCD IPCC_C1_TX_IRQHandler ; IPCC CPU1 RX free interrupt DCD HSEM_IRQHandler ; HSEM0 Interrupt DCD I2C3_EV_IRQHandler ; I2C3 Event Interrupt DCD I2C3_ER_IRQHandler ; I2C3 Error Interrupt DCD SUBGHZ_Radio_IRQHandler ; SUBGHZ Radio Interrupt DCD AES_IRQHandler ; AES Interrupt DCD RNG_IRQHandler ; RNG1 Interrupt DCD PKA_IRQHandler ; PKA Interrupt DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1 Interrupt DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2 Interrupt DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3 Interrupt DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4 Interrupt DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5 Interrupt DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6 Interrupt DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7 Interrupt DCD DMAMUX1_OVR_IRQHandler ; DMAMUX overrun Interrupt ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; ;; ;; Default interrupt handlers. ;; THUMB PUBWEAK Reset_Handler SECTION .text:CODE:NOROOT:REORDER(2) Reset_Handler LDR R0, =SystemInit BLX R0 LDR R0, =__iar_program_start BX R0 PUBWEAK NMI_Handler SECTION .text:CODE:NOROOT:REORDER(1) NMI_Handler B NMI_Handler PUBWEAK HardFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) HardFault_Handler B HardFault_Handler PUBWEAK MemManage_Handler SECTION .text:CODE:NOROOT:REORDER(1) MemManage_Handler B MemManage_Handler PUBWEAK BusFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) BusFault_Handler B BusFault_Handler PUBWEAK UsageFault_Handler SECTION .text:CODE:NOROOT:REORDER(1) UsageFault_Handler B UsageFault_Handler PUBWEAK SVC_Handler SECTION .text:CODE:NOROOT:REORDER(1) SVC_Handler B SVC_Handler PUBWEAK DebugMon_Handler SECTION .text:CODE:NOROOT:REORDER(1) DebugMon_Handler B DebugMon_Handler PUBWEAK PendSV_Handler SECTION .text:CODE:NOROOT:REORDER(1) PendSV_Handler B PendSV_Handler PUBWEAK SysTick_Handler SECTION .text:CODE:NOROOT:REORDER(1) SysTick_Handler B SysTick_Handler PUBWEAK WWDG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) WWDG_IRQHandler B WWDG_IRQHandler PUBWEAK PVD_PVM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PVD_PVM_IRQHandler B PVD_PVM_IRQHandler PUBWEAK TAMP_STAMP_LSECSS_SSRU_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TAMP_STAMP_LSECSS_SSRU_IRQHandler B TAMP_STAMP_LSECSS_SSRU_IRQHandler PUBWEAK RTC_WKUP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_WKUP_IRQHandler B RTC_WKUP_IRQHandler PUBWEAK FLASH_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) FLASH_IRQHandler B FLASH_IRQHandler PUBWEAK RCC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RCC_IRQHandler B RCC_IRQHandler PUBWEAK EXTI0_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI0_IRQHandler B EXTI0_IRQHandler PUBWEAK EXTI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI1_IRQHandler B EXTI1_IRQHandler PUBWEAK EXTI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI2_IRQHandler B EXTI2_IRQHandler PUBWEAK EXTI3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI3_IRQHandler B EXTI3_IRQHandler PUBWEAK EXTI4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI4_IRQHandler B EXTI4_IRQHandler PUBWEAK DMA1_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel1_IRQHandler B DMA1_Channel1_IRQHandler PUBWEAK DMA1_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel2_IRQHandler B DMA1_Channel2_IRQHandler PUBWEAK DMA1_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel3_IRQHandler B DMA1_Channel3_IRQHandler PUBWEAK DMA1_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel4_IRQHandler B DMA1_Channel4_IRQHandler PUBWEAK DMA1_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel5_IRQHandler B DMA1_Channel5_IRQHandler PUBWEAK DMA1_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel6_IRQHandler B DMA1_Channel6_IRQHandler PUBWEAK DMA1_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA1_Channel7_IRQHandler B DMA1_Channel7_IRQHandler PUBWEAK ADC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) ADC_IRQHandler B ADC_IRQHandler PUBWEAK DAC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DAC_IRQHandler B DAC_IRQHandler PUBWEAK C2SEV_PWR_C2H_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) C2SEV_PWR_C2H_IRQHandler B C2SEV_PWR_C2H_IRQHandler PUBWEAK COMP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) COMP_IRQHandler B COMP_IRQHandler PUBWEAK EXTI9_5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI9_5_IRQHandler B EXTI9_5_IRQHandler PUBWEAK TIM1_BRK_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_BRK_IRQHandler B TIM1_BRK_IRQHandler PUBWEAK TIM1_UP_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_UP_IRQHandler B TIM1_UP_IRQHandler PUBWEAK TIM1_TRG_COM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_TRG_COM_IRQHandler B TIM1_TRG_COM_IRQHandler PUBWEAK TIM1_CC_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM1_CC_IRQHandler B TIM1_CC_IRQHandler PUBWEAK TIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM2_IRQHandler B TIM2_IRQHandler PUBWEAK TIM16_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM16_IRQHandler B TIM16_IRQHandler PUBWEAK TIM17_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) TIM17_IRQHandler B TIM17_IRQHandler PUBWEAK I2C1_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_EV_IRQHandler B I2C1_EV_IRQHandler PUBWEAK I2C1_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C1_ER_IRQHandler B I2C1_ER_IRQHandler PUBWEAK I2C2_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_EV_IRQHandler B I2C2_EV_IRQHandler PUBWEAK I2C2_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C2_ER_IRQHandler B I2C2_ER_IRQHandler PUBWEAK SPI1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI1_IRQHandler B SPI1_IRQHandler PUBWEAK SPI2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SPI2_IRQHandler B SPI2_IRQHandler PUBWEAK USART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART1_IRQHandler B USART1_IRQHandler PUBWEAK USART2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) USART2_IRQHandler B USART2_IRQHandler PUBWEAK LPUART1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPUART1_IRQHandler B LPUART1_IRQHandler PUBWEAK LPTIM1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM1_IRQHandler B LPTIM1_IRQHandler PUBWEAK LPTIM2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM2_IRQHandler B LPTIM2_IRQHandler PUBWEAK EXTI15_10_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) EXTI15_10_IRQHandler B EXTI15_10_IRQHandler PUBWEAK RTC_Alarm_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RTC_Alarm_IRQHandler B RTC_Alarm_IRQHandler PUBWEAK LPTIM3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) LPTIM3_IRQHandler B LPTIM3_IRQHandler PUBWEAK SUBGHZSPI_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZSPI_IRQHandler B SUBGHZSPI_IRQHandler PUBWEAK IPCC_C1_RX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_RX_IRQHandler B IPCC_C1_RX_IRQHandler PUBWEAK IPCC_C1_TX_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) IPCC_C1_TX_IRQHandler B IPCC_C1_TX_IRQHandler PUBWEAK HSEM_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) HSEM_IRQHandler B HSEM_IRQHandler PUBWEAK I2C3_EV_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_EV_IRQHandler B I2C3_EV_IRQHandler PUBWEAK I2C3_ER_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) I2C3_ER_IRQHandler B I2C3_ER_IRQHandler PUBWEAK SUBGHZ_Radio_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) SUBGHZ_Radio_IRQHandler B SUBGHZ_Radio_IRQHandler PUBWEAK AES_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) AES_IRQHandler B AES_IRQHandler PUBWEAK RNG_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) RNG_IRQHandler B RNG_IRQHandler PUBWEAK PKA_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) PKA_IRQHandler B PKA_IRQHandler PUBWEAK DMA2_Channel1_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel1_IRQHandler B DMA2_Channel1_IRQHandler PUBWEAK DMA2_Channel2_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel2_IRQHandler B DMA2_Channel2_IRQHandler PUBWEAK DMA2_Channel3_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel3_IRQHandler B DMA2_Channel3_IRQHandler PUBWEAK DMA2_Channel4_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel4_IRQHandler B DMA2_Channel4_IRQHandler PUBWEAK DMA2_Channel5_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel5_IRQHandler B DMA2_Channel5_IRQHandler PUBWEAK DMA2_Channel6_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel6_IRQHandler B DMA2_Channel6_IRQHandler PUBWEAK DMA2_Channel7_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMA2_Channel7_IRQHandler B DMA2_Channel7_IRQHandler PUBWEAK DMAMUX1_OVR_IRQHandler SECTION .text:CODE:NOROOT:REORDER(1) DMAMUX1_OVR_IRQHandler B DMAMUX1_OVR_IRQHandler END
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
16,279
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_GlobalSecurityConfiguration_DualCore/STM32CubeIDE/CM4/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm4.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M4 vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M4 processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m4 .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M4 vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word MemManage_Handler .word BusFault_Handler .word UsageFault_Handler .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word DebugMon_Handler .word 0 .word PendSV_Handler .word SysTick_Handler .word WWDG_IRQHandler /* Window Watchdog interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word TAMP_STAMP_LSECSS_SSRU_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RTC_WKUP_IRQHandler /* RTC wakeup interrupt through EXTI[19] */ .word FLASH_IRQHandler /* Flash memory global interrupt and Flash memory ECC */ .word RCC_IRQHandler /* RCC global interrupt */ .word EXTI0_IRQHandler /* EXTI line 0 interrupt */ .word EXTI1_IRQHandler /* EXTI line 1 interrupt */ .word EXTI2_IRQHandler /* EXTI line 2 interrupt */ .word EXTI3_IRQHandler /* EXTI line 3 interrupt */ .word EXTI4_IRQHandler /* EXTI line 4 interrupt */ .word DMA1_Channel1_IRQHandler /* DMA1 channel 1 interrupt */ .word DMA1_Channel2_IRQHandler /* DMA1 channel 2 interrupt */ .word DMA1_Channel3_IRQHandler /* DMA1 channel 3 interrupt */ .word DMA1_Channel4_IRQHandler /* DMA1 channel 4 interrupt */ .word DMA1_Channel5_IRQHandler /* DMA1 channel 5 interrupt */ .word DMA1_Channel6_IRQHandler /* DMA1 channel 6 interrupt */ .word DMA1_Channel7_IRQHandler /* DMA1 channel 7 interrupt */ .word ADC_IRQHandler /* ADC interrupt */ .word DAC_IRQHandler /* DAC interrupt */ .word C2SEV_PWR_C2H_IRQHandler /* CPU M0+ SEV Interrupt */ .word COMP_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word EXTI9_5_IRQHandler /* EXTI line 9_5 interrupt */ .word TIM1_BRK_IRQHandler /* Timer 1 break interrupt */ .word TIM1_UP_IRQHandler /* Timer 1 Update */ .word TIM1_TRG_COM_IRQHandler /* Timer 1 trigger and communication */ .word TIM1_CC_IRQHandler /* Timer 1 capture compare interrupt */ .word TIM2_IRQHandler /* TIM2 global interrupt */ .word TIM16_IRQHandler /* Timer 16 global interrupt */ .word TIM17_IRQHandler /* Timer 17 global interrupt */ .word I2C1_EV_IRQHandler /* I2C1 event interrupt */ .word I2C1_ER_IRQHandler /* I2C1 event interrupt */ .word I2C2_EV_IRQHandler /* I2C2 error interrupt */ .word I2C2_ER_IRQHandler /* I2C2 error interrupt */ .word SPI1_IRQHandler /* SPI1 global interrupt */ .word SPI2_IRQHandler /* SPI2 global interrupt */ .word USART1_IRQHandler /* USART1 global interrupt */ .word USART2_IRQHandler /* USART2 global interrupt */ .word LPUART1_IRQHandler /* LPUART1 global interrupt */ .word LPTIM1_IRQHandler /* LPtimer 1 global interrupt */ .word LPTIM2_IRQHandler /* LPtimer 2 global interrupt */ .word EXTI15_10_IRQHandler /* EXTI line 15_10] interrupt through EXTI */ .word RTC_Alarm_IRQHandler /* RTC Alarms A & B interrupt */ .word LPTIM3_IRQHandler /* LPtimer 3 global interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI global interrupt */ .word IPCC_C1_RX_IRQHandler /* IPCC CPU1 RX occupied interrupt */ .word IPCC_C1_TX_IRQHandler /* IPCC CPU1 RX free interrupt */ .word HSEM_IRQHandler /* Semaphore interrupt 0 to CPU1 */ .word I2C3_EV_IRQHandler /* I2C3 event interrupt */ .word I2C3_ER_IRQHandler /* I2C3 error interrupt */ .word SUBGHZ_Radio_IRQHandler /* Radio IRQs RFBUSY interrupt through EXTI */ .word AES_IRQHandler /* AES global interrupt */ .word RNG_IRQHandler /* RNG interrupt */ .word PKA_IRQHandler /* PKA interrupt */ .word DMA2_Channel1_IRQHandler /* DMA2 channel 1 interrupt */ .word DMA2_Channel2_IRQHandler /* DMA2 channel 2 interrupt */ .word DMA2_Channel3_IRQHandler /* DMA2 channel 3 interrupt */ .word DMA2_Channel4_IRQHandler /* DMA2 channel 4 interrupt */ .word DMA2_Channel5_IRQHandler /* DMA2 channel 5 interrupt */ .word DMA2_Channel6_IRQHandler /* DMA2 channel 6 interrupt */ .word DMA2_Channel7_IRQHandler /* DMA2 channel 7 interrupt */ .word DMAMUX1_OVR_IRQHandler /* DMAMUX overrun interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak MemManage_Handler .thumb_set MemManage_Handler,Default_Handler .weak BusFault_Handler .thumb_set BusFault_Handler,Default_Handler .weak UsageFault_Handler .thumb_set UsageFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak DebugMon_Handler .thumb_set DebugMon_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak WWDG_IRQHandler .thumb_set WWDG_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak TAMP_STAMP_LSECSS_SSRU_IRQHandler .thumb_set TAMP_STAMP_LSECSS_SSRU_IRQHandler,Default_Handler .weak RTC_WKUP_IRQHandler .thumb_set RTC_WKUP_IRQHandler,Default_Handler .weak FLASH_IRQHandler .thumb_set FLASH_IRQHandler,Default_Handler .weak RCC_IRQHandler .thumb_set RCC_IRQHandler,Default_Handler .weak EXTI0_IRQHandler .thumb_set EXTI0_IRQHandler,Default_Handler .weak EXTI1_IRQHandler .thumb_set EXTI1_IRQHandler,Default_Handler .weak EXTI2_IRQHandler .thumb_set EXTI2_IRQHandler,Default_Handler .weak EXTI3_IRQHandler .thumb_set EXTI3_IRQHandler,Default_Handler .weak EXTI4_IRQHandler .thumb_set EXTI4_IRQHandler,Default_Handler .weak DMA1_Channel1_IRQHandler .thumb_set DMA1_Channel1_IRQHandler,Default_Handler .weak DMA1_Channel2_IRQHandler .thumb_set DMA1_Channel2_IRQHandler,Default_Handler .weak DMA1_Channel3_IRQHandler .thumb_set DMA1_Channel3_IRQHandler,Default_Handler .weak DMA1_Channel4_IRQHandler .thumb_set DMA1_Channel4_IRQHandler,Default_Handler .weak DMA1_Channel5_IRQHandler .thumb_set DMA1_Channel5_IRQHandler,Default_Handler .weak DMA1_Channel6_IRQHandler .thumb_set DMA1_Channel6_IRQHandler,Default_Handler .weak DMA1_Channel7_IRQHandler .thumb_set DMA1_Channel7_IRQHandler,Default_Handler .weak ADC_IRQHandler .thumb_set ADC_IRQHandler,Default_Handler .weak DAC_IRQHandler .thumb_set DAC_IRQHandler,Default_Handler .weak C2SEV_PWR_C2H_IRQHandler .thumb_set C2SEV_PWR_C2H_IRQHandler,Default_Handler .weak COMP_IRQHandler .thumb_set COMP_IRQHandler,Default_Handler .weak EXTI9_5_IRQHandler .thumb_set EXTI9_5_IRQHandler,Default_Handler .weak TIM1_BRK_IRQHandler .thumb_set TIM1_BRK_IRQHandler,Default_Handler .weak TIM1_UP_IRQHandler .thumb_set TIM1_UP_IRQHandler,Default_Handler .weak TIM1_TRG_COM_IRQHandler .thumb_set TIM1_TRG_COM_IRQHandler,Default_Handler .weak TIM1_CC_IRQHandler .thumb_set TIM1_CC_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak I2C1_EV_IRQHandler .thumb_set I2C1_EV_IRQHandler,Default_Handler .weak I2C1_ER_IRQHandler .thumb_set I2C1_ER_IRQHandler,Default_Handler .weak I2C2_EV_IRQHandler .thumb_set I2C2_EV_IRQHandler,Default_Handler .weak I2C2_ER_IRQHandler .thumb_set I2C2_ER_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak EXTI15_10_IRQHandler .thumb_set EXTI15_10_IRQHandler,Default_Handler .weak RTC_Alarm_IRQHandler .thumb_set RTC_Alarm_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak IPCC_C1_RX_IRQHandler .thumb_set IPCC_C1_RX_IRQHandler,Default_Handler .weak IPCC_C1_TX_IRQHandler .thumb_set IPCC_C1_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak I2C3_EV_IRQHandler .thumb_set I2C3_EV_IRQHandler,Default_Handler .weak I2C3_ER_IRQHandler .thumb_set I2C3_ER_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak AES_IRQHandler .thumb_set AES_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak PKA_IRQHandler .thumb_set PKA_IRQHandler,Default_Handler .weak DMA2_Channel1_IRQHandler .thumb_set DMA2_Channel1_IRQHandler,Default_Handler .weak DMA2_Channel2_IRQHandler .thumb_set DMA2_Channel2_IRQHandler,Default_Handler .weak DMA2_Channel3_IRQHandler .thumb_set DMA2_Channel3_IRQHandler,Default_Handler .weak DMA2_Channel4_IRQHandler .thumb_set DMA2_Channel4_IRQHandler,Default_Handler .weak DMA2_Channel5_IRQHandler .thumb_set DMA2_Channel5_IRQHandler,Default_Handler .weak DMA2_Channel6_IRQHandler .thumb_set DMA2_Channel6_IRQHandler,Default_Handler .weak DMA2_Channel7_IRQHandler .thumb_set DMA2_Channel7_IRQHandler,Default_Handler .weak DMAMUX1_OVR_IRQHandler .thumb_set DMAMUX1_OVR_IRQHandler,Default_Handler .weak SystemInit
Ai-Thinker-Open/Ai-Thinker-LoRaWAN-Ra-09
10,487
Projects/NUCLEO-WL55JC/Examples/GTZC/GTZC_GlobalSecurityConfiguration_DualCore/STM32CubeIDE/CM0PLUS/Application/Startup/startup_stm32wl55jcix.s
/** ****************************************************************************** * @file startup_stm32wl55xx_cm0plus.s * @author MCD Application Team * @brief STM32WL55xx devices Cortex-M0+ vector table for GCC toolchain. * This module performs: * - Set the initial SP * - Set the initial PC == Reset_Handler, * - Set the vector table entries with the exceptions ISR address, * - Branches to main in the C library (which eventually * calls main()). * After Reset the Cortex-M0+ processor is in Thread mode, * priority is Privileged, and the Stack is set to Main. ****************************************************************************** * @attention * * Copyright (c) 2020 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** */ .syntax unified .cpu cortex-m0plus .fpu softvfp .thumb .global g_pfnVectors .global Default_Handler /* start address for the initialization values of the .data section. defined in linker script */ .word _sidata /* start address for the .data section. defined in linker script */ .word _sdata /* end address for the .data section. defined in linker script */ .word _edata /* start address for the .bss section. defined in linker script */ .word _sbss /* end address for the .bss section. defined in linker script */ .word _ebss /** * @brief This is the code that gets called when the processor first * starts execution following a reset event. Only the absolutely * necessary set is performed, after which the application * supplied main() routine is called. * @param None * @retval : None */ .section .text.Reset_Handler .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: ldr r0, =_estack mov sp, r0 /* set stack pointer */ /* Call the clock system initialization function.*/ bl SystemInit /* Copy the data segment initializers from flash to SRAM */ ldr r0, =_sdata ldr r1, =_edata ldr r2, =_sidata movs r3, #0 b LoopCopyDataInit CopyDataInit: ldr r4, [r2, r3] str r4, [r0, r3] adds r3, r3, #4 LoopCopyDataInit: adds r4, r0, r3 cmp r4, r1 bcc CopyDataInit /* Zero fill the bss segment. */ ldr r2, =_sbss ldr r4, =_ebss movs r3, #0 b LoopFillZerobss FillZerobss: str r3, [r2] adds r2, r2, #4 LoopFillZerobss: cmp r2, r4 bcc FillZerobss /* Call static constructors */ bl __libc_init_array /* Call the application's entry point.*/ bl main LoopForever: b LoopForever .size Reset_Handler, .-Reset_Handler /** * @brief This is the code that gets called when the processor receives an * unexpected interrupt. This simply enters an infinite loop, preserving * the system state for examination by a debugger. * * @param None * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop .size Default_Handler, .-Default_Handler /****************************************************************************** * * The STM32WL55xx Cortex-M0+ vector table. Note that the proper constructs * must be placed on this to ensure that it ends up at physical address * 0x0000.0000. * ******************************************************************************/ .section .isr_vector,"a",%progbits .type g_pfnVectors, %object .size g_pfnVectors, .-g_pfnVectors g_pfnVectors: .word _estack .word Reset_Handler .word NMI_Handler .word HardFault_Handler .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word 0 .word SVC_Handler .word 0 .word 0 .word PendSV_Handler .word SysTick_Handler .word TZIC_ILA_IRQHandler /* TZIC ILA Interrupt */ .word PVD_PVM_IRQHandler /* PVD and PVM interrupt through EXTI */ .word RTC_LSECSS_IRQHandler /* RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU int.*/ .word RCC_FLASH_C1SEV_IRQHandler /* RCC and FLASH and CPU1 M4 SEV Interrupt */ .word EXTI1_0_IRQHandler /* EXTI Line 1:0 Interrupt */ .word EXTI3_2_IRQHandler /* EXTI Line 3:2 Interrupt */ .word EXTI15_4_IRQHandler /* EXTI Line 15:4 interrupt */ .word ADC_COMP_DAC_IRQHandler /* ADC, COMP1, COMP2, DAC Interrupt */ .word DMA1_Channel1_2_3_IRQHandler /* DMA1 Channel 1 to 3 Interrupt */ .word DMA1_Channel4_5_6_7_IRQHandler /* DMA1 Channels 4,5,6,7 Interrupt */ .word DMA2_DMAMUX1_OVR_IRQHandler /* DMA2 Channels[1..7] and DMAMUX Overrun Interrupts */ .word LPTIM1_IRQHandler /* LPTIM1 Global Interrupt */ .word LPTIM2_IRQHandler /* LPTIM2 Global Interrupt */ .word LPTIM3_IRQHandler /* LPTIM3 Global Interrupt */ .word TIM1_IRQHandler /* TIM1 Global Interrupt */ .word TIM2_IRQHandler /* TIM2 Global Interrupt */ .word TIM16_IRQHandler /* TIM16 Global Interrupt */ .word TIM17_IRQHandler /* TIM17 Global Interrupt */ .word IPCC_C2_RX_C2_TX_IRQHandler /* IPCC RX Occupied and TX Free Interrupt Interrupt */ .word HSEM_IRQHandler /* Semaphore Interrupt */ .word RNG_IRQHandler /* RNG Interrupt */ .word AES_PKA_IRQHandler /* COMP1 and COMP2 interrupt through EXTI */ .word I2C1_IRQHandler /* I2C1 Event and Error Interrupt */ .word I2C2_IRQHandler /* I2C2 Event and Error Interrupt */ .word I2C3_IRQHandler /* I2C3 Event and Error Interrupt */ .word SPI1_IRQHandler /* SPI1 Interrupt */ .word SPI2_IRQHandler /* SPI2 Interrupt */ .word USART1_IRQHandler /* USART1 Interrupt */ .word USART2_IRQHandler /* USART2 Interrupt */ .word LPUART1_IRQHandler /* LPUART1 Interrupt */ .word SUBGHZSPI_IRQHandler /* SUBGHZSPI Interrupt */ .word SUBGHZ_Radio_IRQHandler /* SUBGHZ Radio Interrupt */ /******************************************************************************* * * Provide weak aliases for each Exception handler to the Default_Handler. * As they are weak aliases, any function with the same name will override * this definition. * *******************************************************************************/ .weak NMI_Handler .thumb_set NMI_Handler,Default_Handler .weak HardFault_Handler .thumb_set HardFault_Handler,Default_Handler .weak SVC_Handler .thumb_set SVC_Handler,Default_Handler .weak PendSV_Handler .thumb_set PendSV_Handler,Default_Handler .weak SysTick_Handler .thumb_set SysTick_Handler,Default_Handler .weak TZIC_ILA_IRQHandler .thumb_set TZIC_ILA_IRQHandler,Default_Handler .weak PVD_PVM_IRQHandler .thumb_set PVD_PVM_IRQHandler,Default_Handler .weak RTC_LSECSS_IRQHandler .thumb_set RTC_LSECSS_IRQHandler,Default_Handler .weak RCC_FLASH_C1SEV_IRQHandler .thumb_set RCC_FLASH_C1SEV_IRQHandler,Default_Handler .weak EXTI1_0_IRQHandler .thumb_set EXTI1_0_IRQHandler,Default_Handler .weak EXTI3_2_IRQHandler .thumb_set EXTI3_2_IRQHandler,Default_Handler .weak EXTI15_4_IRQHandler .thumb_set EXTI15_4_IRQHandler,Default_Handler .weak ADC_COMP_DAC_IRQHandler .thumb_set ADC_COMP_DAC_IRQHandler,Default_Handler .weak DMA1_Channel1_2_3_IRQHandler .thumb_set DMA1_Channel1_2_3_IRQHandler,Default_Handler .weak DMA1_Channel4_5_6_7_IRQHandler .thumb_set DMA1_Channel4_5_6_7_IRQHandler,Default_Handler .weak DMA2_DMAMUX1_OVR_IRQHandler .thumb_set DMA2_DMAMUX1_OVR_IRQHandler,Default_Handler .weak LPTIM1_IRQHandler .thumb_set LPTIM1_IRQHandler,Default_Handler .weak LPTIM2_IRQHandler .thumb_set LPTIM2_IRQHandler,Default_Handler .weak LPTIM3_IRQHandler .thumb_set LPTIM3_IRQHandler,Default_Handler .weak TIM1_IRQHandler .thumb_set TIM1_IRQHandler,Default_Handler .weak TIM2_IRQHandler .thumb_set TIM2_IRQHandler,Default_Handler .weak TIM16_IRQHandler .thumb_set TIM16_IRQHandler,Default_Handler .weak TIM17_IRQHandler .thumb_set TIM17_IRQHandler,Default_Handler .weak IPCC_C2_RX_C2_TX_IRQHandler .thumb_set IPCC_C2_RX_C2_TX_IRQHandler,Default_Handler .weak HSEM_IRQHandler .thumb_set HSEM_IRQHandler,Default_Handler .weak RNG_IRQHandler .thumb_set RNG_IRQHandler,Default_Handler .weak AES_PKA_IRQHandler .thumb_set AES_PKA_IRQHandler,Default_Handler .weak I2C1_IRQHandler .thumb_set I2C1_IRQHandler,Default_Handler .weak I2C2_IRQHandler .thumb_set I2C2_IRQHandler,Default_Handler .weak I2C3_IRQHandler .thumb_set I2C3_IRQHandler,Default_Handler .weak SPI1_IRQHandler .thumb_set SPI1_IRQHandler,Default_Handler .weak SPI2_IRQHandler .thumb_set SPI2_IRQHandler,Default_Handler .weak USART1_IRQHandler .thumb_set USART1_IRQHandler,Default_Handler .weak USART2_IRQHandler .thumb_set USART2_IRQHandler,Default_Handler .weak LPUART1_IRQHandler .thumb_set LPUART1_IRQHandler,Default_Handler .weak SUBGHZSPI_IRQHandler .thumb_set SUBGHZSPI_IRQHandler,Default_Handler .weak SUBGHZ_Radio_IRQHandler .thumb_set SUBGHZ_Radio_IRQHandler,Default_Handler .weak SystemInit